blob: eaf3d04d7714f3f95188b490c241695466845037 [file] [log] [blame] [view]
Srikrishna Iyerd1f896e2020-03-05 13:52:40 -08001---
2title: "Hardware Dashboard"
3---
Garret Kelly9eebde02019-10-22 15:36:49 -04004
Srikrishna Iyerd1f896e2020-03-05 13:52:40 -08005This page serves as the landing spot for all hardware development within the OpenTitan project.
Garret Kelly9eebde02019-10-22 15:36:49 -04006
Srikrishna Iyer84dac532020-04-02 21:45:21 -07007We start off by providing links to the [results of various tool-flows](#results-of-toolflows) run on all of our [Comportable]({{< relref "doc/rm/comportability_specification" >}}) IPs.
Srikrishna Iyerd1f896e2020-03-05 13:52:40 -08008This includes DV simulations, FPV and lint, all of which are run with the `dvsim` tool which serves as the common frontend.
Garret Kelly9eebde02019-10-22 15:36:49 -04009
Srikrishna Iyerd1f896e2020-03-05 13:52:40 -080010The [Comportable IPs](#comportable-ips) following it provides links to their design specifications and DV plans, and tracks their current stage of development.
Sam Elliott2061d8b2020-04-20 19:56:54 +010011See the [Hardware Development Stages]({{< relref "/doc/project/development_stages.md" >}}) for description of the hardware stages and how they are determined.
Garret Kelly9eebde02019-10-22 15:36:49 -040012
Srikrishna Iyerd1f896e2020-03-05 13:52:40 -080013Next, we focus on all available [processor cores](#processor-cores) and provide links to their design specifications, DV plans and the DV simulation results.
Garret Kelly9eebde02019-10-22 15:36:49 -040014
Michael Schaffnerc6a47e52020-04-06 16:35:32 -070015Finally, we provide the same set of information for all available [top level designs](#top-level-designs), including an additional dashboard with preliminary synthesis results for some of these designs.
Garret Kelly9eebde02019-10-22 15:36:49 -040016
Garret Kelly9eebde02019-10-22 15:36:49 -040017
Srikrishna Iyerd1f896e2020-03-05 13:52:40 -080018## Results of tool-flows
19
20* [DV simulation summary results, with coverage (nightly)](https://reports.opentitan.org/hw/top_earlgrey/dv/summary.html)
Cindy Chen2b4c82e2020-07-07 21:15:01 -070021* [FPV summary results (nightly)](https://reports.opentitan.org/hw/top_earlgrey/fpv/summary.html)
Michael Schaffner41a67502020-07-27 19:44:01 -070022* [AscentLint summary results (nightly)](https://reports.opentitan.org/hw/top_earlgrey/lint/ascentlint/summary.html)
23* [Verilator lint summary results (nightly)](https://reports.opentitan.org/hw/top_earlgrey/lint/verilator/summary.html)
Michael Schaffner51d2d692020-05-07 10:08:23 -070024* [Style lint summary results (nightly)](https://reports.opentitan.org/hw/top_earlgrey/lint/veriblelint/summary.html)
Srikrishna Iyerd1f896e2020-03-05 13:52:40 -080025
26## Comportable IPs
27
28{{< dashboard "hw/ip" >}}
29
30## Processor cores
31
32* `core_ibex`
33 * [User manual](https://ibex-core.readthedocs.io/en/latest)
34 * [DV plan](https://ibex-core.readthedocs.io/en/latest/verification.html)
35 * DV simulation results, with coverage (nightly) (TBD)
36
37## Top level designs
38
39* `top_earlgrey`
40 * [Design specification]({{< relref "hw/top_earlgrey/doc" >}})
41 * DV plan (TBD)
42 * [DV simulation results, with coverage (nightly)](https://reports.opentitan.org/hw/top_earlgrey/dv/latest/results.html)
43 * FPV results (nightly) (TBD)
Michael Schaffner41a67502020-07-27 19:44:01 -070044 * [AscentLint results (nightly)](https://reports.opentitan.org/hw/top_earlgrey/lint/ascentlint/latest/results.html)
45 * [Verilator lint results (nightly)](https://reports.opentitan.org/hw/top_earlgrey/lint/verilator/latest/results.html)
Michael Schaffner51d2d692020-05-07 10:08:23 -070046 * [Style lint results (nightly)](https://reports.opentitan.org/hw/top_earlgrey/lint/veriblelint/latest/results.html)
Michael Schaffnerc6a47e52020-04-06 16:35:32 -070047 * [Synthesis results (nightly)](https://reports.opentitan.org/hw/top_earlgrey/syn/latest/results.html)