blob: a46b6a0490659486a3dda4e1926cbe99d17b623a [file] [log] [blame]
// Copyright lowRISC contributors.
// Licensed under the Apache License, Version 2.0, see LICENSE for details.
// SPDX-License-Identifier: Apache-2.0
{
// Name of the sim cfg - typically same as the name of the DUT.
name: kmac
// Top level dut name (sv module).
dut: kmac
// Top level testbench name (sv module).
tb: tb
// Simulator used to sign off this block
tool: vcs
// Fusesoc core file used for building the file list.
fusesoc_core: lowrisc:dv:kmac_sim:0.1
// Testplan hjson file.
testplan: "{proj_root}/hw/ip/kmac/data/kmac_testplan.hjson"
// RAL spec - used to generate the RAL model.
ral_spec: "{proj_root}/hw/ip/kmac/data/kmac.hjson"
// Import additional common sim cfg files.
// TODO: remove imported cfgs that do not apply.
import_cfgs: [// Project wide common sim cfg file
"{proj_root}/hw/dv/tools/dvsim/common_sim_cfg.hjson",
// Common CIP test lists
"{proj_root}/hw/dv/tools/dvsim/tests/csr_tests.hjson",
"{proj_root}/hw/dv/tools/dvsim/tests/intr_test.hjson",
"{proj_root}/hw/dv/tools/dvsim/tests/tl_access_tests.hjson",
"{proj_root}/hw/dv/tools/dvsim/tests/stress_tests.hjson"]
// Add additional tops for simulation.
sim_tops: ["-top kmac_bind"]
// Default iterations for all tests - each test entry can override this.
reseed: 50
// Default UVM test and seq class name.
uvm_test: kmac_base_test
uvm_test_seq: kmac_base_vseq
// List of test specifications.
tests: [
{
name: kmac_sanity
uvm_test_seq: kmac_sanity_vseq
}
// TODO: add more tests here
]
// List of regressions.
regressions: [
{
name: sanity
tests: ["kmac_sanity"]
}
]
}