| // Copyright lowRISC contributors. |
| // Licensed under the Apache License, Version 2.0, see LICENSE for details. |
| // SPDX-License-Identifier: Apache-2.0 |
| // Glitch free clock mux using parallel two flop synchronizers |
| module prim_clock_gp_mux2 #( |
| parameter bit NoFpgaBufG = 1'b0, |
| parameter bit FpgaBufGlobal = 1, |
| parameter bit GlitchProtect = 1 |
| logic [1:0] clk_glitch_off; |
| assign clk_gp = {clk1_i, clk0_i}; |
| assign stage_d = {sel_i & !stage_q[0], !sel_i & !stage_q[1]}; |
| for (i = 0; i < 2; i = i++) begin: gen_two_flops |
| always_ff @(posedge clk_gp[i] or negedge rst_ni) begin: stage1 |
| always_ff @(negedge clk_gp[i] or negedge rst_ni) begin: stage2 |
| .FpgaBufGlobal(FpgaBufGlobal) |
| .clk_o(clk_glitch_off[i]) |
| assign clk_o = |clk_glitch_off; |