Google Git
Sign in
opensecura / 3p / lowrisc / opentitan / 8ec846596450626f5f00af9cb458852e6efacae8 / . / util / topgen / templates
tree: 7d14bf6c7012b71edab1dd06717bee327b6a05d8 [path history] [tgz]
  1. alert_test.c.tpl
  2. BUILD.tpl
  3. chip_env_pkg__params.sv.tpl
  4. chiplevel.sv.tpl
  5. clang-format
  6. meson.build.tpl
  7. plic_all_irqs_test.c.tpl
  8. README.md
  9. tb__alert_handler_connect.sv.tpl
  10. tb__xbar_connect.sv.tpl
  11. toplevel.c.tpl
  12. toplevel.h.tpl
  13. toplevel.sv.tpl
  14. toplevel_memory.h.tpl
  15. toplevel_memory.ld.tpl
  16. toplevel_pkg.sv.tpl
  17. toplevel_rnd_cnst_pkg.sv.tpl
  18. xbar_env_pkg__params.sv.tpl
  19. xbar_tgl_excl.cfg.tpl
util/topgen/templates/README.md

OpenTitan topgen templates

This directory contains templates used by topgen to assembly a chip toplevel.

Powered by Gitiles| Privacy| Termstxt json