commit | 725e89414c6c50f90509b557b40965dd2cbce858 | [log] [tgz] |
---|---|---|
author | Pirmin Vogel <vogelpi@lowrisc.org> | Wed Aug 12 13:06:59 2020 +0200 |
committer | Pirmin Vogel <vogelpi@lowrisc.org> | Wed Aug 12 18:57:47 2020 +0200 |
tree | 3fb14bac4ae047c363df74e6981a4ba74258fc67 | |
parent | 474da16c23d12909fc2898c40237031a2fc09fda [diff] |
[fpga/cw305] Factor aes_idle into GPIO15 for SCA capture trigger On the CW305 board, we use GPIO15 to signal the capture trigger for SCA measurements. This commit modifies the generation of GPIO15 to also factor in aes_idle in order to increase the precision of the capture trigger. Signed-off-by: Pirmin Vogel <vogelpi@lowrisc.org>
OpenTitan is an open source silicon Root of Trust (RoT) project. OpenTitan will make the silicon RoT design and implementation more transparent, trustworthy, and secure for enterprises, platform providers, and chip manufacturers. OpenTitan is administered by lowRISC CIC as a collaborative project to produce high quality, open IP for instantiation as a full-featured product. See the OpenTitan site and OpenTitan docs for more information about the project.
This repository contains hardware, software and utilities written as part of the OpenTitan project. It is structured as monolithic repository, or “monorepo”, where all components live in one repository. It exists to enable collaboration across partners participating in the OpenTitan project.
The project contains comprehensive documentation of all IPs and tools. You can access it online at docs.opentitan.org.
Have a look at CONTRIBUTING for guidelines on how to contribute code to this repository.
Unless otherwise noted, everything in this repository is covered by the Apache License, Version 2.0 (see LICENSE for full text).