[clkmgr] Hook up integ alert
Signed-off-by: Michael Schaffner <msf@opentitan.org>
diff --git a/hw/ip/clkmgr/data/clkmgr.hjson.tpl b/hw/ip/clkmgr/data/clkmgr.hjson.tpl
index 80b6001..fa11aa3 100644
--- a/hw/ip/clkmgr/data/clkmgr.hjson.tpl
+++ b/hw/ip/clkmgr/data/clkmgr.hjson.tpl
@@ -32,6 +32,13 @@
bus_interfaces: [
{ protocol: "tlul", direction: "device" }
],
+ alert_list: [
+ { name: "fatal_fault",
+ desc: '''
+ This fatal alert is triggered when a fatal TL-UL bus integrity fault is detected.
+ '''
+ }
+ ],
regwidth: "32",
param_list: [
{ name: "NumGroups",
diff --git a/hw/ip/clkmgr/data/clkmgr.sv.tpl b/hw/ip/clkmgr/data/clkmgr.sv.tpl
index 052aa12..a47b813 100644
--- a/hw/ip/clkmgr/data/clkmgr.sv.tpl
+++ b/hw/ip/clkmgr/data/clkmgr.sv.tpl
@@ -11,7 +11,13 @@
srcs = clks_attr['srcs']
%>
- module clkmgr import clkmgr_pkg::*; import lc_ctrl_pkg::lc_tx_t; (
+ module clkmgr
+ import clkmgr_pkg::*;
+ import clkmgr_reg_pkg::*;
+ import lc_ctrl_pkg::lc_tx_t;
+#(
+ parameter logic [NumAlerts-1:0] AlertAsyncOn = {NumAlerts{1'b1}}
+) (
// Primary module control clocks and resets
// This drives the register interface
input clk_i,
@@ -36,6 +42,10 @@
input tlul_pkg::tl_h2d_t tl_i,
output tlul_pkg::tl_d2h_t tl_o,
+ // Alerts
+ input prim_alert_pkg::alert_rx_t [NumAlerts-1:0] alert_rx_i,
+ output prim_alert_pkg::alert_tx_t [NumAlerts-1:0] alert_tx_o,
+
// pwrmgr interface
input pwrmgr_pkg::pwr_clk_req_t pwr_i,
output pwrmgr_pkg::pwr_clk_rsp_t pwr_o,
@@ -70,6 +80,7 @@
// Register Interface
////////////////////////////////////////////////////
+ logic [NumAlerts-1:0] alert_test, alerts;
clkmgr_reg_pkg::clkmgr_reg2hw_t reg2hw;
clkmgr_reg_pkg::clkmgr_hw2reg_t hw2reg;
@@ -80,10 +91,34 @@
.tl_o,
.reg2hw,
.hw2reg,
- .intg_err_o(),
+ .intg_err_o(alerts[0]),
.devmode_i(1'b1)
);
+ ////////////////////////////////////////////////////
+ // Alerts
+ ////////////////////////////////////////////////////
+
+ assign alert_test = {
+ reg2hw.alert_test.q &
+ reg2hw.alert_test.qe
+ };
+
+ for (genvar i = 0; i < NumAlerts; i++) begin : gen_alert_tx
+ prim_alert_sender #(
+ .AsyncOn(AlertAsyncOn[i]),
+ .IsFatal(1'b1)
+ ) u_prim_alert_sender (
+ .clk_i,
+ .rst_ni,
+ .alert_test_i ( alert_test[i] ),
+ .alert_req_i ( alerts[0] ),
+ .alert_ack_o ( ),
+ .alert_state_o ( ),
+ .alert_rx_i ( alert_rx_i[i] ),
+ .alert_tx_o ( alert_tx_o[i] )
+ );
+ end
////////////////////////////////////////////////////
// Divided clocks
@@ -371,6 +406,7 @@
`ASSERT_KNOWN(TlDValidKnownO_A, tl_o.d_valid)
`ASSERT_KNOWN(TlAReadyKnownO_A, tl_o.a_ready)
+ `ASSERT_KNOWN(AlertsKnownO_A, alert_tx_o)
`ASSERT_KNOWN(PwrMgrKnownO_A, pwr_o)
`ASSERT_KNOWN(AstClkBypReqKnownO_A, ast_clk_byp_req_o)
`ASSERT_KNOWN(LcCtrlClkBypAckKnownO_A, lc_clk_byp_ack_o)
diff --git a/hw/ip/clkmgr/dv/env/clkmgr_env_cfg.sv b/hw/ip/clkmgr/dv/env/clkmgr_env_cfg.sv
index 0f34897..0796081 100644
--- a/hw/ip/clkmgr/dv/env/clkmgr_env_cfg.sv
+++ b/hw/ip/clkmgr/dv/env/clkmgr_env_cfg.sv
@@ -19,6 +19,7 @@
`uvm_object_new
virtual function void initialize(bit [31:0] csr_base_addr = '1);
+ list_of_alerts = clkmgr_env_pkg::LIST_OF_ALERTS;
super.initialize(csr_base_addr);
// clkmgr has no interrupts, alerts, or devmode yet.
endfunction
diff --git a/hw/ip/clkmgr/dv/env/clkmgr_env_pkg.sv b/hw/ip/clkmgr/dv/env/clkmgr_env_pkg.sv
index 6f0e788..fe1e576 100644
--- a/hw/ip/clkmgr/dv/env/clkmgr_env_pkg.sv
+++ b/hw/ip/clkmgr/dv/env/clkmgr_env_pkg.sv
@@ -29,6 +29,10 @@
localparam int NUM_PERI = 4;
localparam int NUM_TRANS = 4;
+ // alerts
+ parameter uint NUM_ALERTS = 1;
+ parameter string LIST_OF_ALERTS[] = {"fatal_fault"};
+
// types
// The enum values for these match the bit order in the CSRs.
typedef enum int {PeriDiv4, PeriDiv2, PeriIo, PeriUsb} peri_e;
diff --git a/hw/ip/clkmgr/dv/tb.sv b/hw/ip/clkmgr/dv/tb.sv
index 9af2411..51a6b89 100644
--- a/hw/ip/clkmgr/dv/tb.sv
+++ b/hw/ip/clkmgr/dv/tb.sv
@@ -44,6 +44,8 @@
aon_clk_rst_if.set_active();
end
+ `DV_ALERT_IF_CONNECT
+
// dut
clkmgr dut (
.clk_i (clk ),
@@ -64,6 +66,9 @@
.tl_i (tl_if.h2d ),
.tl_o (tl_if.d2h ),
+ .alert_rx_i (alert_rx ),
+ .alert_tx_o (alert_tx ),
+
.pwr_i (clkmgr_if.pwr_i ),
.pwr_o (clkmgr_if.pwr_o ),
diff --git a/hw/top_earlgrey/data/autogen/top_earlgrey.gen.hjson b/hw/top_earlgrey/data/autogen/top_earlgrey.gen.hjson
index 9ceddf4..d00db25 100644
--- a/hw/top_earlgrey/data/autogen/top_earlgrey.gen.hjson
+++ b/hw/top_earlgrey/data/autogen/top_earlgrey.gen.hjson
@@ -11648,6 +11648,7 @@
otp_ctrl
lc_ctrl
pwrmgr_aon
+ clkmgr_aon
sysrst_ctrl_aon
adc_ctrl_aon
pwm_aon
@@ -11797,6 +11798,13 @@
module_name: pwrmgr_aon
}
{
+ name: clkmgr_aon_fatal_fault
+ width: 1
+ type: alert
+ async: "1"
+ module_name: clkmgr_aon
+ }
+ {
name: sysrst_ctrl_aon_fatal_fault
width: 1
type: alert
diff --git a/hw/top_earlgrey/dv/autogen/tb__alert_handler_connect.sv b/hw/top_earlgrey/dv/autogen/tb__alert_handler_connect.sv
index 689fc70..53552b4 100644
--- a/hw/top_earlgrey/dv/autogen/tb__alert_handler_connect.sv
+++ b/hw/top_earlgrey/dv/autogen/tb__alert_handler_connect.sv
@@ -22,43 +22,44 @@
assign alert_if[15].alert_tx = `CHIP_HIER.u_lc_ctrl.alert_tx_o[1];
assign alert_if[16].alert_tx = `CHIP_HIER.u_lc_ctrl.alert_tx_o[2];
assign alert_if[17].alert_tx = `CHIP_HIER.u_pwrmgr_aon.alert_tx_o[0];
-assign alert_if[18].alert_tx = `CHIP_HIER.u_sysrst_ctrl_aon.alert_tx_o[0];
-assign alert_if[19].alert_tx = `CHIP_HIER.u_adc_ctrl_aon.alert_tx_o[0];
-assign alert_if[20].alert_tx = `CHIP_HIER.u_pwm_aon.alert_tx_o[0];
-assign alert_if[21].alert_tx = `CHIP_HIER.u_pinmux_aon.alert_tx_o[0];
-assign alert_if[22].alert_tx = `CHIP_HIER.u_aon_timer_aon.alert_tx_o[0];
-assign alert_if[23].alert_tx = `CHIP_HIER.u_sensor_ctrl_aon.alert_tx_o[0];
-assign alert_if[24].alert_tx = `CHIP_HIER.u_sensor_ctrl_aon.alert_tx_o[1];
-assign alert_if[25].alert_tx = `CHIP_HIER.u_sensor_ctrl_aon.alert_tx_o[2];
-assign alert_if[26].alert_tx = `CHIP_HIER.u_sensor_ctrl_aon.alert_tx_o[3];
-assign alert_if[27].alert_tx = `CHIP_HIER.u_sensor_ctrl_aon.alert_tx_o[4];
-assign alert_if[28].alert_tx = `CHIP_HIER.u_sensor_ctrl_aon.alert_tx_o[5];
-assign alert_if[29].alert_tx = `CHIP_HIER.u_sensor_ctrl_aon.alert_tx_o[6];
-assign alert_if[30].alert_tx = `CHIP_HIER.u_sensor_ctrl_aon.alert_tx_o[7];
-assign alert_if[31].alert_tx = `CHIP_HIER.u_sensor_ctrl_aon.alert_tx_o[8];
-assign alert_if[32].alert_tx = `CHIP_HIER.u_sensor_ctrl_aon.alert_tx_o[9];
-assign alert_if[33].alert_tx = `CHIP_HIER.u_sensor_ctrl_aon.alert_tx_o[10];
-assign alert_if[34].alert_tx = `CHIP_HIER.u_sensor_ctrl_aon.alert_tx_o[11];
-assign alert_if[35].alert_tx = `CHIP_HIER.u_sensor_ctrl_aon.alert_tx_o[12];
-assign alert_if[36].alert_tx = `CHIP_HIER.u_sram_ctrl_ret_aon.alert_tx_o[0];
-assign alert_if[37].alert_tx = `CHIP_HIER.u_sram_ctrl_ret_aon.alert_tx_o[1];
-assign alert_if[38].alert_tx = `CHIP_HIER.u_flash_ctrl.alert_tx_o[0];
-assign alert_if[39].alert_tx = `CHIP_HIER.u_flash_ctrl.alert_tx_o[1];
-assign alert_if[40].alert_tx = `CHIP_HIER.u_flash_ctrl.alert_tx_o[2];
-assign alert_if[41].alert_tx = `CHIP_HIER.u_flash_ctrl.alert_tx_o[3];
-assign alert_if[42].alert_tx = `CHIP_HIER.u_aes.alert_tx_o[0];
-assign alert_if[43].alert_tx = `CHIP_HIER.u_aes.alert_tx_o[1];
-assign alert_if[44].alert_tx = `CHIP_HIER.u_hmac.alert_tx_o[0];
-assign alert_if[45].alert_tx = `CHIP_HIER.u_kmac.alert_tx_o[0];
-assign alert_if[46].alert_tx = `CHIP_HIER.u_keymgr.alert_tx_o[0];
-assign alert_if[47].alert_tx = `CHIP_HIER.u_keymgr.alert_tx_o[1];
-assign alert_if[48].alert_tx = `CHIP_HIER.u_csrng.alert_tx_o[0];
-assign alert_if[49].alert_tx = `CHIP_HIER.u_entropy_src.alert_tx_o[0];
-assign alert_if[50].alert_tx = `CHIP_HIER.u_entropy_src.alert_tx_o[1];
-assign alert_if[51].alert_tx = `CHIP_HIER.u_edn0.alert_tx_o[0];
-assign alert_if[52].alert_tx = `CHIP_HIER.u_edn1.alert_tx_o[0];
-assign alert_if[53].alert_tx = `CHIP_HIER.u_sram_ctrl_main.alert_tx_o[0];
-assign alert_if[54].alert_tx = `CHIP_HIER.u_sram_ctrl_main.alert_tx_o[1];
-assign alert_if[55].alert_tx = `CHIP_HIER.u_otbn.alert_tx_o[0];
-assign alert_if[56].alert_tx = `CHIP_HIER.u_otbn.alert_tx_o[1];
-assign alert_if[57].alert_tx = `CHIP_HIER.u_rom_ctrl.alert_tx_o[0];
+assign alert_if[18].alert_tx = `CHIP_HIER.u_clkmgr_aon.alert_tx_o[0];
+assign alert_if[19].alert_tx = `CHIP_HIER.u_sysrst_ctrl_aon.alert_tx_o[0];
+assign alert_if[20].alert_tx = `CHIP_HIER.u_adc_ctrl_aon.alert_tx_o[0];
+assign alert_if[21].alert_tx = `CHIP_HIER.u_pwm_aon.alert_tx_o[0];
+assign alert_if[22].alert_tx = `CHIP_HIER.u_pinmux_aon.alert_tx_o[0];
+assign alert_if[23].alert_tx = `CHIP_HIER.u_aon_timer_aon.alert_tx_o[0];
+assign alert_if[24].alert_tx = `CHIP_HIER.u_sensor_ctrl_aon.alert_tx_o[0];
+assign alert_if[25].alert_tx = `CHIP_HIER.u_sensor_ctrl_aon.alert_tx_o[1];
+assign alert_if[26].alert_tx = `CHIP_HIER.u_sensor_ctrl_aon.alert_tx_o[2];
+assign alert_if[27].alert_tx = `CHIP_HIER.u_sensor_ctrl_aon.alert_tx_o[3];
+assign alert_if[28].alert_tx = `CHIP_HIER.u_sensor_ctrl_aon.alert_tx_o[4];
+assign alert_if[29].alert_tx = `CHIP_HIER.u_sensor_ctrl_aon.alert_tx_o[5];
+assign alert_if[30].alert_tx = `CHIP_HIER.u_sensor_ctrl_aon.alert_tx_o[6];
+assign alert_if[31].alert_tx = `CHIP_HIER.u_sensor_ctrl_aon.alert_tx_o[7];
+assign alert_if[32].alert_tx = `CHIP_HIER.u_sensor_ctrl_aon.alert_tx_o[8];
+assign alert_if[33].alert_tx = `CHIP_HIER.u_sensor_ctrl_aon.alert_tx_o[9];
+assign alert_if[34].alert_tx = `CHIP_HIER.u_sensor_ctrl_aon.alert_tx_o[10];
+assign alert_if[35].alert_tx = `CHIP_HIER.u_sensor_ctrl_aon.alert_tx_o[11];
+assign alert_if[36].alert_tx = `CHIP_HIER.u_sensor_ctrl_aon.alert_tx_o[12];
+assign alert_if[37].alert_tx = `CHIP_HIER.u_sram_ctrl_ret_aon.alert_tx_o[0];
+assign alert_if[38].alert_tx = `CHIP_HIER.u_sram_ctrl_ret_aon.alert_tx_o[1];
+assign alert_if[39].alert_tx = `CHIP_HIER.u_flash_ctrl.alert_tx_o[0];
+assign alert_if[40].alert_tx = `CHIP_HIER.u_flash_ctrl.alert_tx_o[1];
+assign alert_if[41].alert_tx = `CHIP_HIER.u_flash_ctrl.alert_tx_o[2];
+assign alert_if[42].alert_tx = `CHIP_HIER.u_flash_ctrl.alert_tx_o[3];
+assign alert_if[43].alert_tx = `CHIP_HIER.u_aes.alert_tx_o[0];
+assign alert_if[44].alert_tx = `CHIP_HIER.u_aes.alert_tx_o[1];
+assign alert_if[45].alert_tx = `CHIP_HIER.u_hmac.alert_tx_o[0];
+assign alert_if[46].alert_tx = `CHIP_HIER.u_kmac.alert_tx_o[0];
+assign alert_if[47].alert_tx = `CHIP_HIER.u_keymgr.alert_tx_o[0];
+assign alert_if[48].alert_tx = `CHIP_HIER.u_keymgr.alert_tx_o[1];
+assign alert_if[49].alert_tx = `CHIP_HIER.u_csrng.alert_tx_o[0];
+assign alert_if[50].alert_tx = `CHIP_HIER.u_entropy_src.alert_tx_o[0];
+assign alert_if[51].alert_tx = `CHIP_HIER.u_entropy_src.alert_tx_o[1];
+assign alert_if[52].alert_tx = `CHIP_HIER.u_edn0.alert_tx_o[0];
+assign alert_if[53].alert_tx = `CHIP_HIER.u_edn1.alert_tx_o[0];
+assign alert_if[54].alert_tx = `CHIP_HIER.u_sram_ctrl_main.alert_tx_o[0];
+assign alert_if[55].alert_tx = `CHIP_HIER.u_sram_ctrl_main.alert_tx_o[1];
+assign alert_if[56].alert_tx = `CHIP_HIER.u_otbn.alert_tx_o[0];
+assign alert_if[57].alert_tx = `CHIP_HIER.u_otbn.alert_tx_o[1];
+assign alert_if[58].alert_tx = `CHIP_HIER.u_rom_ctrl.alert_tx_o[0];
diff --git a/hw/top_earlgrey/dv/env/autogen/chip_env_pkg__params.sv b/hw/top_earlgrey/dv/env/autogen/chip_env_pkg__params.sv
index eecfd05..d974f60 100644
--- a/hw/top_earlgrey/dv/env/autogen/chip_env_pkg__params.sv
+++ b/hw/top_earlgrey/dv/env/autogen/chip_env_pkg__params.sv
@@ -23,6 +23,7 @@
"lc_ctrl_fatal_state_error",
"lc_ctrl_fatal_bus_integ_error",
"pwrmgr_aon_fatal_fault",
+ "clkmgr_aon_fatal_fault",
"sysrst_ctrl_aon_fatal_fault",
"adc_ctrl_aon_fatal_fault",
"pwm_aon_fatal_fault",
@@ -65,4 +66,4 @@
"rom_ctrl_fatal"
};
-parameter uint NUM_ALERTS = 58;
+parameter uint NUM_ALERTS = 59;
diff --git a/hw/top_earlgrey/ip/alert_handler/data/autogen/alert_handler.hjson b/hw/top_earlgrey/ip/alert_handler/data/autogen/alert_handler.hjson
index 57531f7..bf2bcb6 100644
--- a/hw/top_earlgrey/ip/alert_handler/data/autogen/alert_handler.hjson
+++ b/hw/top_earlgrey/ip/alert_handler/data/autogen/alert_handler.hjson
@@ -48,7 +48,7 @@
{ name: "NAlerts",
desc: "Number of alert channels.",
type: "int",
- default: "58",
+ default: "59",
local: "true"
},
{ name: "EscCntDw",
@@ -69,7 +69,7 @@
defines whether the protocol is synchronous (0) or asynchronous (1).
'''
type: "logic [NAlerts-1:0]",
- default: "58'h3ffffffffffffff",
+ default: "59'h7ffffffffffffff",
local: "true"
},
{ name: "N_CLASSES",
diff --git a/hw/top_earlgrey/ip/alert_handler/rtl/autogen/alert_handler_reg_pkg.sv b/hw/top_earlgrey/ip/alert_handler/rtl/autogen/alert_handler_reg_pkg.sv
index 59864c3..4d9ad14 100644
--- a/hw/top_earlgrey/ip/alert_handler/rtl/autogen/alert_handler_reg_pkg.sv
+++ b/hw/top_earlgrey/ip/alert_handler/rtl/autogen/alert_handler_reg_pkg.sv
@@ -7,10 +7,10 @@
package alert_handler_reg_pkg;
// Param list
- parameter int NAlerts = 58;
+ parameter int NAlerts = 59;
parameter int EscCntDw = 32;
parameter int AccuCntDw = 16;
- parameter logic [NAlerts-1:0] AsyncOn = 58'h3ffffffffffffff;
+ parameter logic [NAlerts-1:0] AsyncOn = 59'h7ffffffffffffff;
parameter int N_CLASSES = 4;
parameter int N_ESC_SEV = 4;
parameter int N_PHASES = 4;
@@ -458,15 +458,15 @@
// Register -> HW type
typedef struct packed {
- alert_handler_reg2hw_intr_state_reg_t intr_state; // [1110:1107]
- alert_handler_reg2hw_intr_enable_reg_t intr_enable; // [1106:1103]
- alert_handler_reg2hw_intr_test_reg_t intr_test; // [1102:1095]
- alert_handler_reg2hw_ping_timeout_cyc_reg_t ping_timeout_cyc; // [1094:1079]
- alert_handler_reg2hw_ping_timer_en_reg_t ping_timer_en; // [1078:1078]
- alert_handler_reg2hw_alert_regwen_mreg_t [57:0] alert_regwen; // [1077:1020]
- alert_handler_reg2hw_alert_en_mreg_t [57:0] alert_en; // [1019:962]
- alert_handler_reg2hw_alert_class_mreg_t [57:0] alert_class; // [961:846]
- alert_handler_reg2hw_alert_cause_mreg_t [57:0] alert_cause; // [845:788]
+ alert_handler_reg2hw_intr_state_reg_t intr_state; // [1115:1112]
+ alert_handler_reg2hw_intr_enable_reg_t intr_enable; // [1111:1108]
+ alert_handler_reg2hw_intr_test_reg_t intr_test; // [1107:1100]
+ alert_handler_reg2hw_ping_timeout_cyc_reg_t ping_timeout_cyc; // [1099:1084]
+ alert_handler_reg2hw_ping_timer_en_reg_t ping_timer_en; // [1083:1083]
+ alert_handler_reg2hw_alert_regwen_mreg_t [58:0] alert_regwen; // [1082:1024]
+ alert_handler_reg2hw_alert_en_mreg_t [58:0] alert_en; // [1023:965]
+ alert_handler_reg2hw_alert_class_mreg_t [58:0] alert_class; // [964:847]
+ alert_handler_reg2hw_alert_cause_mreg_t [58:0] alert_cause; // [846:788]
alert_handler_reg2hw_loc_alert_en_mreg_t [4:0] loc_alert_en; // [787:783]
alert_handler_reg2hw_loc_alert_class_mreg_t [4:0] loc_alert_class; // [782:773]
alert_handler_reg2hw_loc_alert_cause_mreg_t [4:0] loc_alert_cause; // [772:768]
@@ -506,8 +506,8 @@
// HW -> register type
typedef struct packed {
- alert_handler_hw2reg_intr_state_reg_t intr_state; // [345:338]
- alert_handler_hw2reg_alert_cause_mreg_t [57:0] alert_cause; // [337:222]
+ alert_handler_hw2reg_intr_state_reg_t intr_state; // [347:340]
+ alert_handler_hw2reg_alert_cause_mreg_t [58:0] alert_cause; // [339:222]
alert_handler_hw2reg_loc_alert_cause_mreg_t [4:0] loc_alert_cause; // [221:212]
alert_handler_hw2reg_classa_clr_regwen_reg_t classa_clr_regwen; // [211:210]
alert_handler_hw2reg_classa_accum_cnt_reg_t classa_accum_cnt; // [209:194]
@@ -592,252 +592,256 @@
parameter logic [BlockAw-1:0] ALERT_HANDLER_ALERT_REGWEN_55_OFFSET = 11'h f4;
parameter logic [BlockAw-1:0] ALERT_HANDLER_ALERT_REGWEN_56_OFFSET = 11'h f8;
parameter logic [BlockAw-1:0] ALERT_HANDLER_ALERT_REGWEN_57_OFFSET = 11'h fc;
- parameter logic [BlockAw-1:0] ALERT_HANDLER_ALERT_EN_0_OFFSET = 11'h 100;
- parameter logic [BlockAw-1:0] ALERT_HANDLER_ALERT_EN_1_OFFSET = 11'h 104;
- parameter logic [BlockAw-1:0] ALERT_HANDLER_ALERT_EN_2_OFFSET = 11'h 108;
- parameter logic [BlockAw-1:0] ALERT_HANDLER_ALERT_EN_3_OFFSET = 11'h 10c;
- parameter logic [BlockAw-1:0] ALERT_HANDLER_ALERT_EN_4_OFFSET = 11'h 110;
- parameter logic [BlockAw-1:0] ALERT_HANDLER_ALERT_EN_5_OFFSET = 11'h 114;
- parameter logic [BlockAw-1:0] ALERT_HANDLER_ALERT_EN_6_OFFSET = 11'h 118;
- parameter logic [BlockAw-1:0] ALERT_HANDLER_ALERT_EN_7_OFFSET = 11'h 11c;
- parameter logic [BlockAw-1:0] ALERT_HANDLER_ALERT_EN_8_OFFSET = 11'h 120;
- parameter logic [BlockAw-1:0] ALERT_HANDLER_ALERT_EN_9_OFFSET = 11'h 124;
- parameter logic [BlockAw-1:0] ALERT_HANDLER_ALERT_EN_10_OFFSET = 11'h 128;
- parameter logic [BlockAw-1:0] ALERT_HANDLER_ALERT_EN_11_OFFSET = 11'h 12c;
- parameter logic [BlockAw-1:0] ALERT_HANDLER_ALERT_EN_12_OFFSET = 11'h 130;
- parameter logic [BlockAw-1:0] ALERT_HANDLER_ALERT_EN_13_OFFSET = 11'h 134;
- parameter logic [BlockAw-1:0] ALERT_HANDLER_ALERT_EN_14_OFFSET = 11'h 138;
- parameter logic [BlockAw-1:0] ALERT_HANDLER_ALERT_EN_15_OFFSET = 11'h 13c;
- parameter logic [BlockAw-1:0] ALERT_HANDLER_ALERT_EN_16_OFFSET = 11'h 140;
- parameter logic [BlockAw-1:0] ALERT_HANDLER_ALERT_EN_17_OFFSET = 11'h 144;
- parameter logic [BlockAw-1:0] ALERT_HANDLER_ALERT_EN_18_OFFSET = 11'h 148;
- parameter logic [BlockAw-1:0] ALERT_HANDLER_ALERT_EN_19_OFFSET = 11'h 14c;
- parameter logic [BlockAw-1:0] ALERT_HANDLER_ALERT_EN_20_OFFSET = 11'h 150;
- parameter logic [BlockAw-1:0] ALERT_HANDLER_ALERT_EN_21_OFFSET = 11'h 154;
- parameter logic [BlockAw-1:0] ALERT_HANDLER_ALERT_EN_22_OFFSET = 11'h 158;
- parameter logic [BlockAw-1:0] ALERT_HANDLER_ALERT_EN_23_OFFSET = 11'h 15c;
- parameter logic [BlockAw-1:0] ALERT_HANDLER_ALERT_EN_24_OFFSET = 11'h 160;
- parameter logic [BlockAw-1:0] ALERT_HANDLER_ALERT_EN_25_OFFSET = 11'h 164;
- parameter logic [BlockAw-1:0] ALERT_HANDLER_ALERT_EN_26_OFFSET = 11'h 168;
- parameter logic [BlockAw-1:0] ALERT_HANDLER_ALERT_EN_27_OFFSET = 11'h 16c;
- parameter logic [BlockAw-1:0] ALERT_HANDLER_ALERT_EN_28_OFFSET = 11'h 170;
- parameter logic [BlockAw-1:0] ALERT_HANDLER_ALERT_EN_29_OFFSET = 11'h 174;
- parameter logic [BlockAw-1:0] ALERT_HANDLER_ALERT_EN_30_OFFSET = 11'h 178;
- parameter logic [BlockAw-1:0] ALERT_HANDLER_ALERT_EN_31_OFFSET = 11'h 17c;
- parameter logic [BlockAw-1:0] ALERT_HANDLER_ALERT_EN_32_OFFSET = 11'h 180;
- parameter logic [BlockAw-1:0] ALERT_HANDLER_ALERT_EN_33_OFFSET = 11'h 184;
- parameter logic [BlockAw-1:0] ALERT_HANDLER_ALERT_EN_34_OFFSET = 11'h 188;
- parameter logic [BlockAw-1:0] ALERT_HANDLER_ALERT_EN_35_OFFSET = 11'h 18c;
- parameter logic [BlockAw-1:0] ALERT_HANDLER_ALERT_EN_36_OFFSET = 11'h 190;
- parameter logic [BlockAw-1:0] ALERT_HANDLER_ALERT_EN_37_OFFSET = 11'h 194;
- parameter logic [BlockAw-1:0] ALERT_HANDLER_ALERT_EN_38_OFFSET = 11'h 198;
- parameter logic [BlockAw-1:0] ALERT_HANDLER_ALERT_EN_39_OFFSET = 11'h 19c;
- parameter logic [BlockAw-1:0] ALERT_HANDLER_ALERT_EN_40_OFFSET = 11'h 1a0;
- parameter logic [BlockAw-1:0] ALERT_HANDLER_ALERT_EN_41_OFFSET = 11'h 1a4;
- parameter logic [BlockAw-1:0] ALERT_HANDLER_ALERT_EN_42_OFFSET = 11'h 1a8;
- parameter logic [BlockAw-1:0] ALERT_HANDLER_ALERT_EN_43_OFFSET = 11'h 1ac;
- parameter logic [BlockAw-1:0] ALERT_HANDLER_ALERT_EN_44_OFFSET = 11'h 1b0;
- parameter logic [BlockAw-1:0] ALERT_HANDLER_ALERT_EN_45_OFFSET = 11'h 1b4;
- parameter logic [BlockAw-1:0] ALERT_HANDLER_ALERT_EN_46_OFFSET = 11'h 1b8;
- parameter logic [BlockAw-1:0] ALERT_HANDLER_ALERT_EN_47_OFFSET = 11'h 1bc;
- parameter logic [BlockAw-1:0] ALERT_HANDLER_ALERT_EN_48_OFFSET = 11'h 1c0;
- parameter logic [BlockAw-1:0] ALERT_HANDLER_ALERT_EN_49_OFFSET = 11'h 1c4;
- parameter logic [BlockAw-1:0] ALERT_HANDLER_ALERT_EN_50_OFFSET = 11'h 1c8;
- parameter logic [BlockAw-1:0] ALERT_HANDLER_ALERT_EN_51_OFFSET = 11'h 1cc;
- parameter logic [BlockAw-1:0] ALERT_HANDLER_ALERT_EN_52_OFFSET = 11'h 1d0;
- parameter logic [BlockAw-1:0] ALERT_HANDLER_ALERT_EN_53_OFFSET = 11'h 1d4;
- parameter logic [BlockAw-1:0] ALERT_HANDLER_ALERT_EN_54_OFFSET = 11'h 1d8;
- parameter logic [BlockAw-1:0] ALERT_HANDLER_ALERT_EN_55_OFFSET = 11'h 1dc;
- parameter logic [BlockAw-1:0] ALERT_HANDLER_ALERT_EN_56_OFFSET = 11'h 1e0;
- parameter logic [BlockAw-1:0] ALERT_HANDLER_ALERT_EN_57_OFFSET = 11'h 1e4;
- parameter logic [BlockAw-1:0] ALERT_HANDLER_ALERT_CLASS_0_OFFSET = 11'h 1e8;
- parameter logic [BlockAw-1:0] ALERT_HANDLER_ALERT_CLASS_1_OFFSET = 11'h 1ec;
- parameter logic [BlockAw-1:0] ALERT_HANDLER_ALERT_CLASS_2_OFFSET = 11'h 1f0;
- parameter logic [BlockAw-1:0] ALERT_HANDLER_ALERT_CLASS_3_OFFSET = 11'h 1f4;
- parameter logic [BlockAw-1:0] ALERT_HANDLER_ALERT_CLASS_4_OFFSET = 11'h 1f8;
- parameter logic [BlockAw-1:0] ALERT_HANDLER_ALERT_CLASS_5_OFFSET = 11'h 1fc;
- parameter logic [BlockAw-1:0] ALERT_HANDLER_ALERT_CLASS_6_OFFSET = 11'h 200;
- parameter logic [BlockAw-1:0] ALERT_HANDLER_ALERT_CLASS_7_OFFSET = 11'h 204;
- parameter logic [BlockAw-1:0] ALERT_HANDLER_ALERT_CLASS_8_OFFSET = 11'h 208;
- parameter logic [BlockAw-1:0] ALERT_HANDLER_ALERT_CLASS_9_OFFSET = 11'h 20c;
- parameter logic [BlockAw-1:0] ALERT_HANDLER_ALERT_CLASS_10_OFFSET = 11'h 210;
- parameter logic [BlockAw-1:0] ALERT_HANDLER_ALERT_CLASS_11_OFFSET = 11'h 214;
- parameter logic [BlockAw-1:0] ALERT_HANDLER_ALERT_CLASS_12_OFFSET = 11'h 218;
- parameter logic [BlockAw-1:0] ALERT_HANDLER_ALERT_CLASS_13_OFFSET = 11'h 21c;
- parameter logic [BlockAw-1:0] ALERT_HANDLER_ALERT_CLASS_14_OFFSET = 11'h 220;
- parameter logic [BlockAw-1:0] ALERT_HANDLER_ALERT_CLASS_15_OFFSET = 11'h 224;
- parameter logic [BlockAw-1:0] ALERT_HANDLER_ALERT_CLASS_16_OFFSET = 11'h 228;
- parameter logic [BlockAw-1:0] ALERT_HANDLER_ALERT_CLASS_17_OFFSET = 11'h 22c;
- parameter logic [BlockAw-1:0] ALERT_HANDLER_ALERT_CLASS_18_OFFSET = 11'h 230;
- parameter logic [BlockAw-1:0] ALERT_HANDLER_ALERT_CLASS_19_OFFSET = 11'h 234;
- parameter logic [BlockAw-1:0] ALERT_HANDLER_ALERT_CLASS_20_OFFSET = 11'h 238;
- parameter logic [BlockAw-1:0] ALERT_HANDLER_ALERT_CLASS_21_OFFSET = 11'h 23c;
- parameter logic [BlockAw-1:0] ALERT_HANDLER_ALERT_CLASS_22_OFFSET = 11'h 240;
- parameter logic [BlockAw-1:0] ALERT_HANDLER_ALERT_CLASS_23_OFFSET = 11'h 244;
- parameter logic [BlockAw-1:0] ALERT_HANDLER_ALERT_CLASS_24_OFFSET = 11'h 248;
- parameter logic [BlockAw-1:0] ALERT_HANDLER_ALERT_CLASS_25_OFFSET = 11'h 24c;
- parameter logic [BlockAw-1:0] ALERT_HANDLER_ALERT_CLASS_26_OFFSET = 11'h 250;
- parameter logic [BlockAw-1:0] ALERT_HANDLER_ALERT_CLASS_27_OFFSET = 11'h 254;
- parameter logic [BlockAw-1:0] ALERT_HANDLER_ALERT_CLASS_28_OFFSET = 11'h 258;
- parameter logic [BlockAw-1:0] ALERT_HANDLER_ALERT_CLASS_29_OFFSET = 11'h 25c;
- parameter logic [BlockAw-1:0] ALERT_HANDLER_ALERT_CLASS_30_OFFSET = 11'h 260;
- parameter logic [BlockAw-1:0] ALERT_HANDLER_ALERT_CLASS_31_OFFSET = 11'h 264;
- parameter logic [BlockAw-1:0] ALERT_HANDLER_ALERT_CLASS_32_OFFSET = 11'h 268;
- parameter logic [BlockAw-1:0] ALERT_HANDLER_ALERT_CLASS_33_OFFSET = 11'h 26c;
- parameter logic [BlockAw-1:0] ALERT_HANDLER_ALERT_CLASS_34_OFFSET = 11'h 270;
- parameter logic [BlockAw-1:0] ALERT_HANDLER_ALERT_CLASS_35_OFFSET = 11'h 274;
- parameter logic [BlockAw-1:0] ALERT_HANDLER_ALERT_CLASS_36_OFFSET = 11'h 278;
- parameter logic [BlockAw-1:0] ALERT_HANDLER_ALERT_CLASS_37_OFFSET = 11'h 27c;
- parameter logic [BlockAw-1:0] ALERT_HANDLER_ALERT_CLASS_38_OFFSET = 11'h 280;
- parameter logic [BlockAw-1:0] ALERT_HANDLER_ALERT_CLASS_39_OFFSET = 11'h 284;
- parameter logic [BlockAw-1:0] ALERT_HANDLER_ALERT_CLASS_40_OFFSET = 11'h 288;
- parameter logic [BlockAw-1:0] ALERT_HANDLER_ALERT_CLASS_41_OFFSET = 11'h 28c;
- parameter logic [BlockAw-1:0] ALERT_HANDLER_ALERT_CLASS_42_OFFSET = 11'h 290;
- parameter logic [BlockAw-1:0] ALERT_HANDLER_ALERT_CLASS_43_OFFSET = 11'h 294;
- parameter logic [BlockAw-1:0] ALERT_HANDLER_ALERT_CLASS_44_OFFSET = 11'h 298;
- parameter logic [BlockAw-1:0] ALERT_HANDLER_ALERT_CLASS_45_OFFSET = 11'h 29c;
- parameter logic [BlockAw-1:0] ALERT_HANDLER_ALERT_CLASS_46_OFFSET = 11'h 2a0;
- parameter logic [BlockAw-1:0] ALERT_HANDLER_ALERT_CLASS_47_OFFSET = 11'h 2a4;
- parameter logic [BlockAw-1:0] ALERT_HANDLER_ALERT_CLASS_48_OFFSET = 11'h 2a8;
- parameter logic [BlockAw-1:0] ALERT_HANDLER_ALERT_CLASS_49_OFFSET = 11'h 2ac;
- parameter logic [BlockAw-1:0] ALERT_HANDLER_ALERT_CLASS_50_OFFSET = 11'h 2b0;
- parameter logic [BlockAw-1:0] ALERT_HANDLER_ALERT_CLASS_51_OFFSET = 11'h 2b4;
- parameter logic [BlockAw-1:0] ALERT_HANDLER_ALERT_CLASS_52_OFFSET = 11'h 2b8;
- parameter logic [BlockAw-1:0] ALERT_HANDLER_ALERT_CLASS_53_OFFSET = 11'h 2bc;
- parameter logic [BlockAw-1:0] ALERT_HANDLER_ALERT_CLASS_54_OFFSET = 11'h 2c0;
- parameter logic [BlockAw-1:0] ALERT_HANDLER_ALERT_CLASS_55_OFFSET = 11'h 2c4;
- parameter logic [BlockAw-1:0] ALERT_HANDLER_ALERT_CLASS_56_OFFSET = 11'h 2c8;
- parameter logic [BlockAw-1:0] ALERT_HANDLER_ALERT_CLASS_57_OFFSET = 11'h 2cc;
- parameter logic [BlockAw-1:0] ALERT_HANDLER_ALERT_CAUSE_0_OFFSET = 11'h 2d0;
- parameter logic [BlockAw-1:0] ALERT_HANDLER_ALERT_CAUSE_1_OFFSET = 11'h 2d4;
- parameter logic [BlockAw-1:0] ALERT_HANDLER_ALERT_CAUSE_2_OFFSET = 11'h 2d8;
- parameter logic [BlockAw-1:0] ALERT_HANDLER_ALERT_CAUSE_3_OFFSET = 11'h 2dc;
- parameter logic [BlockAw-1:0] ALERT_HANDLER_ALERT_CAUSE_4_OFFSET = 11'h 2e0;
- parameter logic [BlockAw-1:0] ALERT_HANDLER_ALERT_CAUSE_5_OFFSET = 11'h 2e4;
- parameter logic [BlockAw-1:0] ALERT_HANDLER_ALERT_CAUSE_6_OFFSET = 11'h 2e8;
- parameter logic [BlockAw-1:0] ALERT_HANDLER_ALERT_CAUSE_7_OFFSET = 11'h 2ec;
- parameter logic [BlockAw-1:0] ALERT_HANDLER_ALERT_CAUSE_8_OFFSET = 11'h 2f0;
- parameter logic [BlockAw-1:0] ALERT_HANDLER_ALERT_CAUSE_9_OFFSET = 11'h 2f4;
- parameter logic [BlockAw-1:0] ALERT_HANDLER_ALERT_CAUSE_10_OFFSET = 11'h 2f8;
- parameter logic [BlockAw-1:0] ALERT_HANDLER_ALERT_CAUSE_11_OFFSET = 11'h 2fc;
- parameter logic [BlockAw-1:0] ALERT_HANDLER_ALERT_CAUSE_12_OFFSET = 11'h 300;
- parameter logic [BlockAw-1:0] ALERT_HANDLER_ALERT_CAUSE_13_OFFSET = 11'h 304;
- parameter logic [BlockAw-1:0] ALERT_HANDLER_ALERT_CAUSE_14_OFFSET = 11'h 308;
- parameter logic [BlockAw-1:0] ALERT_HANDLER_ALERT_CAUSE_15_OFFSET = 11'h 30c;
- parameter logic [BlockAw-1:0] ALERT_HANDLER_ALERT_CAUSE_16_OFFSET = 11'h 310;
- parameter logic [BlockAw-1:0] ALERT_HANDLER_ALERT_CAUSE_17_OFFSET = 11'h 314;
- parameter logic [BlockAw-1:0] ALERT_HANDLER_ALERT_CAUSE_18_OFFSET = 11'h 318;
- parameter logic [BlockAw-1:0] ALERT_HANDLER_ALERT_CAUSE_19_OFFSET = 11'h 31c;
- parameter logic [BlockAw-1:0] ALERT_HANDLER_ALERT_CAUSE_20_OFFSET = 11'h 320;
- parameter logic [BlockAw-1:0] ALERT_HANDLER_ALERT_CAUSE_21_OFFSET = 11'h 324;
- parameter logic [BlockAw-1:0] ALERT_HANDLER_ALERT_CAUSE_22_OFFSET = 11'h 328;
- parameter logic [BlockAw-1:0] ALERT_HANDLER_ALERT_CAUSE_23_OFFSET = 11'h 32c;
- parameter logic [BlockAw-1:0] ALERT_HANDLER_ALERT_CAUSE_24_OFFSET = 11'h 330;
- parameter logic [BlockAw-1:0] ALERT_HANDLER_ALERT_CAUSE_25_OFFSET = 11'h 334;
- parameter logic [BlockAw-1:0] ALERT_HANDLER_ALERT_CAUSE_26_OFFSET = 11'h 338;
- parameter logic [BlockAw-1:0] ALERT_HANDLER_ALERT_CAUSE_27_OFFSET = 11'h 33c;
- parameter logic [BlockAw-1:0] ALERT_HANDLER_ALERT_CAUSE_28_OFFSET = 11'h 340;
- parameter logic [BlockAw-1:0] ALERT_HANDLER_ALERT_CAUSE_29_OFFSET = 11'h 344;
- parameter logic [BlockAw-1:0] ALERT_HANDLER_ALERT_CAUSE_30_OFFSET = 11'h 348;
- parameter logic [BlockAw-1:0] ALERT_HANDLER_ALERT_CAUSE_31_OFFSET = 11'h 34c;
- parameter logic [BlockAw-1:0] ALERT_HANDLER_ALERT_CAUSE_32_OFFSET = 11'h 350;
- parameter logic [BlockAw-1:0] ALERT_HANDLER_ALERT_CAUSE_33_OFFSET = 11'h 354;
- parameter logic [BlockAw-1:0] ALERT_HANDLER_ALERT_CAUSE_34_OFFSET = 11'h 358;
- parameter logic [BlockAw-1:0] ALERT_HANDLER_ALERT_CAUSE_35_OFFSET = 11'h 35c;
- parameter logic [BlockAw-1:0] ALERT_HANDLER_ALERT_CAUSE_36_OFFSET = 11'h 360;
- parameter logic [BlockAw-1:0] ALERT_HANDLER_ALERT_CAUSE_37_OFFSET = 11'h 364;
- parameter logic [BlockAw-1:0] ALERT_HANDLER_ALERT_CAUSE_38_OFFSET = 11'h 368;
- parameter logic [BlockAw-1:0] ALERT_HANDLER_ALERT_CAUSE_39_OFFSET = 11'h 36c;
- parameter logic [BlockAw-1:0] ALERT_HANDLER_ALERT_CAUSE_40_OFFSET = 11'h 370;
- parameter logic [BlockAw-1:0] ALERT_HANDLER_ALERT_CAUSE_41_OFFSET = 11'h 374;
- parameter logic [BlockAw-1:0] ALERT_HANDLER_ALERT_CAUSE_42_OFFSET = 11'h 378;
- parameter logic [BlockAw-1:0] ALERT_HANDLER_ALERT_CAUSE_43_OFFSET = 11'h 37c;
- parameter logic [BlockAw-1:0] ALERT_HANDLER_ALERT_CAUSE_44_OFFSET = 11'h 380;
- parameter logic [BlockAw-1:0] ALERT_HANDLER_ALERT_CAUSE_45_OFFSET = 11'h 384;
- parameter logic [BlockAw-1:0] ALERT_HANDLER_ALERT_CAUSE_46_OFFSET = 11'h 388;
- parameter logic [BlockAw-1:0] ALERT_HANDLER_ALERT_CAUSE_47_OFFSET = 11'h 38c;
- parameter logic [BlockAw-1:0] ALERT_HANDLER_ALERT_CAUSE_48_OFFSET = 11'h 390;
- parameter logic [BlockAw-1:0] ALERT_HANDLER_ALERT_CAUSE_49_OFFSET = 11'h 394;
- parameter logic [BlockAw-1:0] ALERT_HANDLER_ALERT_CAUSE_50_OFFSET = 11'h 398;
- parameter logic [BlockAw-1:0] ALERT_HANDLER_ALERT_CAUSE_51_OFFSET = 11'h 39c;
- parameter logic [BlockAw-1:0] ALERT_HANDLER_ALERT_CAUSE_52_OFFSET = 11'h 3a0;
- parameter logic [BlockAw-1:0] ALERT_HANDLER_ALERT_CAUSE_53_OFFSET = 11'h 3a4;
- parameter logic [BlockAw-1:0] ALERT_HANDLER_ALERT_CAUSE_54_OFFSET = 11'h 3a8;
- parameter logic [BlockAw-1:0] ALERT_HANDLER_ALERT_CAUSE_55_OFFSET = 11'h 3ac;
- parameter logic [BlockAw-1:0] ALERT_HANDLER_ALERT_CAUSE_56_OFFSET = 11'h 3b0;
- parameter logic [BlockAw-1:0] ALERT_HANDLER_ALERT_CAUSE_57_OFFSET = 11'h 3b4;
- parameter logic [BlockAw-1:0] ALERT_HANDLER_LOC_ALERT_REGWEN_0_OFFSET = 11'h 3b8;
- parameter logic [BlockAw-1:0] ALERT_HANDLER_LOC_ALERT_REGWEN_1_OFFSET = 11'h 3bc;
- parameter logic [BlockAw-1:0] ALERT_HANDLER_LOC_ALERT_REGWEN_2_OFFSET = 11'h 3c0;
- parameter logic [BlockAw-1:0] ALERT_HANDLER_LOC_ALERT_REGWEN_3_OFFSET = 11'h 3c4;
- parameter logic [BlockAw-1:0] ALERT_HANDLER_LOC_ALERT_REGWEN_4_OFFSET = 11'h 3c8;
- parameter logic [BlockAw-1:0] ALERT_HANDLER_LOC_ALERT_EN_0_OFFSET = 11'h 3cc;
- parameter logic [BlockAw-1:0] ALERT_HANDLER_LOC_ALERT_EN_1_OFFSET = 11'h 3d0;
- parameter logic [BlockAw-1:0] ALERT_HANDLER_LOC_ALERT_EN_2_OFFSET = 11'h 3d4;
- parameter logic [BlockAw-1:0] ALERT_HANDLER_LOC_ALERT_EN_3_OFFSET = 11'h 3d8;
- parameter logic [BlockAw-1:0] ALERT_HANDLER_LOC_ALERT_EN_4_OFFSET = 11'h 3dc;
- parameter logic [BlockAw-1:0] ALERT_HANDLER_LOC_ALERT_CLASS_0_OFFSET = 11'h 3e0;
- parameter logic [BlockAw-1:0] ALERT_HANDLER_LOC_ALERT_CLASS_1_OFFSET = 11'h 3e4;
- parameter logic [BlockAw-1:0] ALERT_HANDLER_LOC_ALERT_CLASS_2_OFFSET = 11'h 3e8;
- parameter logic [BlockAw-1:0] ALERT_HANDLER_LOC_ALERT_CLASS_3_OFFSET = 11'h 3ec;
- parameter logic [BlockAw-1:0] ALERT_HANDLER_LOC_ALERT_CLASS_4_OFFSET = 11'h 3f0;
- parameter logic [BlockAw-1:0] ALERT_HANDLER_LOC_ALERT_CAUSE_0_OFFSET = 11'h 3f4;
- parameter logic [BlockAw-1:0] ALERT_HANDLER_LOC_ALERT_CAUSE_1_OFFSET = 11'h 3f8;
- parameter logic [BlockAw-1:0] ALERT_HANDLER_LOC_ALERT_CAUSE_2_OFFSET = 11'h 3fc;
- parameter logic [BlockAw-1:0] ALERT_HANDLER_LOC_ALERT_CAUSE_3_OFFSET = 11'h 400;
- parameter logic [BlockAw-1:0] ALERT_HANDLER_LOC_ALERT_CAUSE_4_OFFSET = 11'h 404;
- parameter logic [BlockAw-1:0] ALERT_HANDLER_CLASSA_REGWEN_OFFSET = 11'h 408;
- parameter logic [BlockAw-1:0] ALERT_HANDLER_CLASSA_CTRL_OFFSET = 11'h 40c;
- parameter logic [BlockAw-1:0] ALERT_HANDLER_CLASSA_CLR_REGWEN_OFFSET = 11'h 410;
- parameter logic [BlockAw-1:0] ALERT_HANDLER_CLASSA_CLR_OFFSET = 11'h 414;
- parameter logic [BlockAw-1:0] ALERT_HANDLER_CLASSA_ACCUM_CNT_OFFSET = 11'h 418;
- parameter logic [BlockAw-1:0] ALERT_HANDLER_CLASSA_ACCUM_THRESH_OFFSET = 11'h 41c;
- parameter logic [BlockAw-1:0] ALERT_HANDLER_CLASSA_TIMEOUT_CYC_OFFSET = 11'h 420;
- parameter logic [BlockAw-1:0] ALERT_HANDLER_CLASSA_PHASE0_CYC_OFFSET = 11'h 424;
- parameter logic [BlockAw-1:0] ALERT_HANDLER_CLASSA_PHASE1_CYC_OFFSET = 11'h 428;
- parameter logic [BlockAw-1:0] ALERT_HANDLER_CLASSA_PHASE2_CYC_OFFSET = 11'h 42c;
- parameter logic [BlockAw-1:0] ALERT_HANDLER_CLASSA_PHASE3_CYC_OFFSET = 11'h 430;
- parameter logic [BlockAw-1:0] ALERT_HANDLER_CLASSA_ESC_CNT_OFFSET = 11'h 434;
- parameter logic [BlockAw-1:0] ALERT_HANDLER_CLASSA_STATE_OFFSET = 11'h 438;
- parameter logic [BlockAw-1:0] ALERT_HANDLER_CLASSB_REGWEN_OFFSET = 11'h 43c;
- parameter logic [BlockAw-1:0] ALERT_HANDLER_CLASSB_CTRL_OFFSET = 11'h 440;
- parameter logic [BlockAw-1:0] ALERT_HANDLER_CLASSB_CLR_REGWEN_OFFSET = 11'h 444;
- parameter logic [BlockAw-1:0] ALERT_HANDLER_CLASSB_CLR_OFFSET = 11'h 448;
- parameter logic [BlockAw-1:0] ALERT_HANDLER_CLASSB_ACCUM_CNT_OFFSET = 11'h 44c;
- parameter logic [BlockAw-1:0] ALERT_HANDLER_CLASSB_ACCUM_THRESH_OFFSET = 11'h 450;
- parameter logic [BlockAw-1:0] ALERT_HANDLER_CLASSB_TIMEOUT_CYC_OFFSET = 11'h 454;
- parameter logic [BlockAw-1:0] ALERT_HANDLER_CLASSB_PHASE0_CYC_OFFSET = 11'h 458;
- parameter logic [BlockAw-1:0] ALERT_HANDLER_CLASSB_PHASE1_CYC_OFFSET = 11'h 45c;
- parameter logic [BlockAw-1:0] ALERT_HANDLER_CLASSB_PHASE2_CYC_OFFSET = 11'h 460;
- parameter logic [BlockAw-1:0] ALERT_HANDLER_CLASSB_PHASE3_CYC_OFFSET = 11'h 464;
- parameter logic [BlockAw-1:0] ALERT_HANDLER_CLASSB_ESC_CNT_OFFSET = 11'h 468;
- parameter logic [BlockAw-1:0] ALERT_HANDLER_CLASSB_STATE_OFFSET = 11'h 46c;
- parameter logic [BlockAw-1:0] ALERT_HANDLER_CLASSC_REGWEN_OFFSET = 11'h 470;
- parameter logic [BlockAw-1:0] ALERT_HANDLER_CLASSC_CTRL_OFFSET = 11'h 474;
- parameter logic [BlockAw-1:0] ALERT_HANDLER_CLASSC_CLR_REGWEN_OFFSET = 11'h 478;
- parameter logic [BlockAw-1:0] ALERT_HANDLER_CLASSC_CLR_OFFSET = 11'h 47c;
- parameter logic [BlockAw-1:0] ALERT_HANDLER_CLASSC_ACCUM_CNT_OFFSET = 11'h 480;
- parameter logic [BlockAw-1:0] ALERT_HANDLER_CLASSC_ACCUM_THRESH_OFFSET = 11'h 484;
- parameter logic [BlockAw-1:0] ALERT_HANDLER_CLASSC_TIMEOUT_CYC_OFFSET = 11'h 488;
- parameter logic [BlockAw-1:0] ALERT_HANDLER_CLASSC_PHASE0_CYC_OFFSET = 11'h 48c;
- parameter logic [BlockAw-1:0] ALERT_HANDLER_CLASSC_PHASE1_CYC_OFFSET = 11'h 490;
- parameter logic [BlockAw-1:0] ALERT_HANDLER_CLASSC_PHASE2_CYC_OFFSET = 11'h 494;
- parameter logic [BlockAw-1:0] ALERT_HANDLER_CLASSC_PHASE3_CYC_OFFSET = 11'h 498;
- parameter logic [BlockAw-1:0] ALERT_HANDLER_CLASSC_ESC_CNT_OFFSET = 11'h 49c;
- parameter logic [BlockAw-1:0] ALERT_HANDLER_CLASSC_STATE_OFFSET = 11'h 4a0;
- parameter logic [BlockAw-1:0] ALERT_HANDLER_CLASSD_REGWEN_OFFSET = 11'h 4a4;
- parameter logic [BlockAw-1:0] ALERT_HANDLER_CLASSD_CTRL_OFFSET = 11'h 4a8;
- parameter logic [BlockAw-1:0] ALERT_HANDLER_CLASSD_CLR_REGWEN_OFFSET = 11'h 4ac;
- parameter logic [BlockAw-1:0] ALERT_HANDLER_CLASSD_CLR_OFFSET = 11'h 4b0;
- parameter logic [BlockAw-1:0] ALERT_HANDLER_CLASSD_ACCUM_CNT_OFFSET = 11'h 4b4;
- parameter logic [BlockAw-1:0] ALERT_HANDLER_CLASSD_ACCUM_THRESH_OFFSET = 11'h 4b8;
- parameter logic [BlockAw-1:0] ALERT_HANDLER_CLASSD_TIMEOUT_CYC_OFFSET = 11'h 4bc;
- parameter logic [BlockAw-1:0] ALERT_HANDLER_CLASSD_PHASE0_CYC_OFFSET = 11'h 4c0;
- parameter logic [BlockAw-1:0] ALERT_HANDLER_CLASSD_PHASE1_CYC_OFFSET = 11'h 4c4;
- parameter logic [BlockAw-1:0] ALERT_HANDLER_CLASSD_PHASE2_CYC_OFFSET = 11'h 4c8;
- parameter logic [BlockAw-1:0] ALERT_HANDLER_CLASSD_PHASE3_CYC_OFFSET = 11'h 4cc;
- parameter logic [BlockAw-1:0] ALERT_HANDLER_CLASSD_ESC_CNT_OFFSET = 11'h 4d0;
- parameter logic [BlockAw-1:0] ALERT_HANDLER_CLASSD_STATE_OFFSET = 11'h 4d4;
+ parameter logic [BlockAw-1:0] ALERT_HANDLER_ALERT_REGWEN_58_OFFSET = 11'h 100;
+ parameter logic [BlockAw-1:0] ALERT_HANDLER_ALERT_EN_0_OFFSET = 11'h 104;
+ parameter logic [BlockAw-1:0] ALERT_HANDLER_ALERT_EN_1_OFFSET = 11'h 108;
+ parameter logic [BlockAw-1:0] ALERT_HANDLER_ALERT_EN_2_OFFSET = 11'h 10c;
+ parameter logic [BlockAw-1:0] ALERT_HANDLER_ALERT_EN_3_OFFSET = 11'h 110;
+ parameter logic [BlockAw-1:0] ALERT_HANDLER_ALERT_EN_4_OFFSET = 11'h 114;
+ parameter logic [BlockAw-1:0] ALERT_HANDLER_ALERT_EN_5_OFFSET = 11'h 118;
+ parameter logic [BlockAw-1:0] ALERT_HANDLER_ALERT_EN_6_OFFSET = 11'h 11c;
+ parameter logic [BlockAw-1:0] ALERT_HANDLER_ALERT_EN_7_OFFSET = 11'h 120;
+ parameter logic [BlockAw-1:0] ALERT_HANDLER_ALERT_EN_8_OFFSET = 11'h 124;
+ parameter logic [BlockAw-1:0] ALERT_HANDLER_ALERT_EN_9_OFFSET = 11'h 128;
+ parameter logic [BlockAw-1:0] ALERT_HANDLER_ALERT_EN_10_OFFSET = 11'h 12c;
+ parameter logic [BlockAw-1:0] ALERT_HANDLER_ALERT_EN_11_OFFSET = 11'h 130;
+ parameter logic [BlockAw-1:0] ALERT_HANDLER_ALERT_EN_12_OFFSET = 11'h 134;
+ parameter logic [BlockAw-1:0] ALERT_HANDLER_ALERT_EN_13_OFFSET = 11'h 138;
+ parameter logic [BlockAw-1:0] ALERT_HANDLER_ALERT_EN_14_OFFSET = 11'h 13c;
+ parameter logic [BlockAw-1:0] ALERT_HANDLER_ALERT_EN_15_OFFSET = 11'h 140;
+ parameter logic [BlockAw-1:0] ALERT_HANDLER_ALERT_EN_16_OFFSET = 11'h 144;
+ parameter logic [BlockAw-1:0] ALERT_HANDLER_ALERT_EN_17_OFFSET = 11'h 148;
+ parameter logic [BlockAw-1:0] ALERT_HANDLER_ALERT_EN_18_OFFSET = 11'h 14c;
+ parameter logic [BlockAw-1:0] ALERT_HANDLER_ALERT_EN_19_OFFSET = 11'h 150;
+ parameter logic [BlockAw-1:0] ALERT_HANDLER_ALERT_EN_20_OFFSET = 11'h 154;
+ parameter logic [BlockAw-1:0] ALERT_HANDLER_ALERT_EN_21_OFFSET = 11'h 158;
+ parameter logic [BlockAw-1:0] ALERT_HANDLER_ALERT_EN_22_OFFSET = 11'h 15c;
+ parameter logic [BlockAw-1:0] ALERT_HANDLER_ALERT_EN_23_OFFSET = 11'h 160;
+ parameter logic [BlockAw-1:0] ALERT_HANDLER_ALERT_EN_24_OFFSET = 11'h 164;
+ parameter logic [BlockAw-1:0] ALERT_HANDLER_ALERT_EN_25_OFFSET = 11'h 168;
+ parameter logic [BlockAw-1:0] ALERT_HANDLER_ALERT_EN_26_OFFSET = 11'h 16c;
+ parameter logic [BlockAw-1:0] ALERT_HANDLER_ALERT_EN_27_OFFSET = 11'h 170;
+ parameter logic [BlockAw-1:0] ALERT_HANDLER_ALERT_EN_28_OFFSET = 11'h 174;
+ parameter logic [BlockAw-1:0] ALERT_HANDLER_ALERT_EN_29_OFFSET = 11'h 178;
+ parameter logic [BlockAw-1:0] ALERT_HANDLER_ALERT_EN_30_OFFSET = 11'h 17c;
+ parameter logic [BlockAw-1:0] ALERT_HANDLER_ALERT_EN_31_OFFSET = 11'h 180;
+ parameter logic [BlockAw-1:0] ALERT_HANDLER_ALERT_EN_32_OFFSET = 11'h 184;
+ parameter logic [BlockAw-1:0] ALERT_HANDLER_ALERT_EN_33_OFFSET = 11'h 188;
+ parameter logic [BlockAw-1:0] ALERT_HANDLER_ALERT_EN_34_OFFSET = 11'h 18c;
+ parameter logic [BlockAw-1:0] ALERT_HANDLER_ALERT_EN_35_OFFSET = 11'h 190;
+ parameter logic [BlockAw-1:0] ALERT_HANDLER_ALERT_EN_36_OFFSET = 11'h 194;
+ parameter logic [BlockAw-1:0] ALERT_HANDLER_ALERT_EN_37_OFFSET = 11'h 198;
+ parameter logic [BlockAw-1:0] ALERT_HANDLER_ALERT_EN_38_OFFSET = 11'h 19c;
+ parameter logic [BlockAw-1:0] ALERT_HANDLER_ALERT_EN_39_OFFSET = 11'h 1a0;
+ parameter logic [BlockAw-1:0] ALERT_HANDLER_ALERT_EN_40_OFFSET = 11'h 1a4;
+ parameter logic [BlockAw-1:0] ALERT_HANDLER_ALERT_EN_41_OFFSET = 11'h 1a8;
+ parameter logic [BlockAw-1:0] ALERT_HANDLER_ALERT_EN_42_OFFSET = 11'h 1ac;
+ parameter logic [BlockAw-1:0] ALERT_HANDLER_ALERT_EN_43_OFFSET = 11'h 1b0;
+ parameter logic [BlockAw-1:0] ALERT_HANDLER_ALERT_EN_44_OFFSET = 11'h 1b4;
+ parameter logic [BlockAw-1:0] ALERT_HANDLER_ALERT_EN_45_OFFSET = 11'h 1b8;
+ parameter logic [BlockAw-1:0] ALERT_HANDLER_ALERT_EN_46_OFFSET = 11'h 1bc;
+ parameter logic [BlockAw-1:0] ALERT_HANDLER_ALERT_EN_47_OFFSET = 11'h 1c0;
+ parameter logic [BlockAw-1:0] ALERT_HANDLER_ALERT_EN_48_OFFSET = 11'h 1c4;
+ parameter logic [BlockAw-1:0] ALERT_HANDLER_ALERT_EN_49_OFFSET = 11'h 1c8;
+ parameter logic [BlockAw-1:0] ALERT_HANDLER_ALERT_EN_50_OFFSET = 11'h 1cc;
+ parameter logic [BlockAw-1:0] ALERT_HANDLER_ALERT_EN_51_OFFSET = 11'h 1d0;
+ parameter logic [BlockAw-1:0] ALERT_HANDLER_ALERT_EN_52_OFFSET = 11'h 1d4;
+ parameter logic [BlockAw-1:0] ALERT_HANDLER_ALERT_EN_53_OFFSET = 11'h 1d8;
+ parameter logic [BlockAw-1:0] ALERT_HANDLER_ALERT_EN_54_OFFSET = 11'h 1dc;
+ parameter logic [BlockAw-1:0] ALERT_HANDLER_ALERT_EN_55_OFFSET = 11'h 1e0;
+ parameter logic [BlockAw-1:0] ALERT_HANDLER_ALERT_EN_56_OFFSET = 11'h 1e4;
+ parameter logic [BlockAw-1:0] ALERT_HANDLER_ALERT_EN_57_OFFSET = 11'h 1e8;
+ parameter logic [BlockAw-1:0] ALERT_HANDLER_ALERT_EN_58_OFFSET = 11'h 1ec;
+ parameter logic [BlockAw-1:0] ALERT_HANDLER_ALERT_CLASS_0_OFFSET = 11'h 1f0;
+ parameter logic [BlockAw-1:0] ALERT_HANDLER_ALERT_CLASS_1_OFFSET = 11'h 1f4;
+ parameter logic [BlockAw-1:0] ALERT_HANDLER_ALERT_CLASS_2_OFFSET = 11'h 1f8;
+ parameter logic [BlockAw-1:0] ALERT_HANDLER_ALERT_CLASS_3_OFFSET = 11'h 1fc;
+ parameter logic [BlockAw-1:0] ALERT_HANDLER_ALERT_CLASS_4_OFFSET = 11'h 200;
+ parameter logic [BlockAw-1:0] ALERT_HANDLER_ALERT_CLASS_5_OFFSET = 11'h 204;
+ parameter logic [BlockAw-1:0] ALERT_HANDLER_ALERT_CLASS_6_OFFSET = 11'h 208;
+ parameter logic [BlockAw-1:0] ALERT_HANDLER_ALERT_CLASS_7_OFFSET = 11'h 20c;
+ parameter logic [BlockAw-1:0] ALERT_HANDLER_ALERT_CLASS_8_OFFSET = 11'h 210;
+ parameter logic [BlockAw-1:0] ALERT_HANDLER_ALERT_CLASS_9_OFFSET = 11'h 214;
+ parameter logic [BlockAw-1:0] ALERT_HANDLER_ALERT_CLASS_10_OFFSET = 11'h 218;
+ parameter logic [BlockAw-1:0] ALERT_HANDLER_ALERT_CLASS_11_OFFSET = 11'h 21c;
+ parameter logic [BlockAw-1:0] ALERT_HANDLER_ALERT_CLASS_12_OFFSET = 11'h 220;
+ parameter logic [BlockAw-1:0] ALERT_HANDLER_ALERT_CLASS_13_OFFSET = 11'h 224;
+ parameter logic [BlockAw-1:0] ALERT_HANDLER_ALERT_CLASS_14_OFFSET = 11'h 228;
+ parameter logic [BlockAw-1:0] ALERT_HANDLER_ALERT_CLASS_15_OFFSET = 11'h 22c;
+ parameter logic [BlockAw-1:0] ALERT_HANDLER_ALERT_CLASS_16_OFFSET = 11'h 230;
+ parameter logic [BlockAw-1:0] ALERT_HANDLER_ALERT_CLASS_17_OFFSET = 11'h 234;
+ parameter logic [BlockAw-1:0] ALERT_HANDLER_ALERT_CLASS_18_OFFSET = 11'h 238;
+ parameter logic [BlockAw-1:0] ALERT_HANDLER_ALERT_CLASS_19_OFFSET = 11'h 23c;
+ parameter logic [BlockAw-1:0] ALERT_HANDLER_ALERT_CLASS_20_OFFSET = 11'h 240;
+ parameter logic [BlockAw-1:0] ALERT_HANDLER_ALERT_CLASS_21_OFFSET = 11'h 244;
+ parameter logic [BlockAw-1:0] ALERT_HANDLER_ALERT_CLASS_22_OFFSET = 11'h 248;
+ parameter logic [BlockAw-1:0] ALERT_HANDLER_ALERT_CLASS_23_OFFSET = 11'h 24c;
+ parameter logic [BlockAw-1:0] ALERT_HANDLER_ALERT_CLASS_24_OFFSET = 11'h 250;
+ parameter logic [BlockAw-1:0] ALERT_HANDLER_ALERT_CLASS_25_OFFSET = 11'h 254;
+ parameter logic [BlockAw-1:0] ALERT_HANDLER_ALERT_CLASS_26_OFFSET = 11'h 258;
+ parameter logic [BlockAw-1:0] ALERT_HANDLER_ALERT_CLASS_27_OFFSET = 11'h 25c;
+ parameter logic [BlockAw-1:0] ALERT_HANDLER_ALERT_CLASS_28_OFFSET = 11'h 260;
+ parameter logic [BlockAw-1:0] ALERT_HANDLER_ALERT_CLASS_29_OFFSET = 11'h 264;
+ parameter logic [BlockAw-1:0] ALERT_HANDLER_ALERT_CLASS_30_OFFSET = 11'h 268;
+ parameter logic [BlockAw-1:0] ALERT_HANDLER_ALERT_CLASS_31_OFFSET = 11'h 26c;
+ parameter logic [BlockAw-1:0] ALERT_HANDLER_ALERT_CLASS_32_OFFSET = 11'h 270;
+ parameter logic [BlockAw-1:0] ALERT_HANDLER_ALERT_CLASS_33_OFFSET = 11'h 274;
+ parameter logic [BlockAw-1:0] ALERT_HANDLER_ALERT_CLASS_34_OFFSET = 11'h 278;
+ parameter logic [BlockAw-1:0] ALERT_HANDLER_ALERT_CLASS_35_OFFSET = 11'h 27c;
+ parameter logic [BlockAw-1:0] ALERT_HANDLER_ALERT_CLASS_36_OFFSET = 11'h 280;
+ parameter logic [BlockAw-1:0] ALERT_HANDLER_ALERT_CLASS_37_OFFSET = 11'h 284;
+ parameter logic [BlockAw-1:0] ALERT_HANDLER_ALERT_CLASS_38_OFFSET = 11'h 288;
+ parameter logic [BlockAw-1:0] ALERT_HANDLER_ALERT_CLASS_39_OFFSET = 11'h 28c;
+ parameter logic [BlockAw-1:0] ALERT_HANDLER_ALERT_CLASS_40_OFFSET = 11'h 290;
+ parameter logic [BlockAw-1:0] ALERT_HANDLER_ALERT_CLASS_41_OFFSET = 11'h 294;
+ parameter logic [BlockAw-1:0] ALERT_HANDLER_ALERT_CLASS_42_OFFSET = 11'h 298;
+ parameter logic [BlockAw-1:0] ALERT_HANDLER_ALERT_CLASS_43_OFFSET = 11'h 29c;
+ parameter logic [BlockAw-1:0] ALERT_HANDLER_ALERT_CLASS_44_OFFSET = 11'h 2a0;
+ parameter logic [BlockAw-1:0] ALERT_HANDLER_ALERT_CLASS_45_OFFSET = 11'h 2a4;
+ parameter logic [BlockAw-1:0] ALERT_HANDLER_ALERT_CLASS_46_OFFSET = 11'h 2a8;
+ parameter logic [BlockAw-1:0] ALERT_HANDLER_ALERT_CLASS_47_OFFSET = 11'h 2ac;
+ parameter logic [BlockAw-1:0] ALERT_HANDLER_ALERT_CLASS_48_OFFSET = 11'h 2b0;
+ parameter logic [BlockAw-1:0] ALERT_HANDLER_ALERT_CLASS_49_OFFSET = 11'h 2b4;
+ parameter logic [BlockAw-1:0] ALERT_HANDLER_ALERT_CLASS_50_OFFSET = 11'h 2b8;
+ parameter logic [BlockAw-1:0] ALERT_HANDLER_ALERT_CLASS_51_OFFSET = 11'h 2bc;
+ parameter logic [BlockAw-1:0] ALERT_HANDLER_ALERT_CLASS_52_OFFSET = 11'h 2c0;
+ parameter logic [BlockAw-1:0] ALERT_HANDLER_ALERT_CLASS_53_OFFSET = 11'h 2c4;
+ parameter logic [BlockAw-1:0] ALERT_HANDLER_ALERT_CLASS_54_OFFSET = 11'h 2c8;
+ parameter logic [BlockAw-1:0] ALERT_HANDLER_ALERT_CLASS_55_OFFSET = 11'h 2cc;
+ parameter logic [BlockAw-1:0] ALERT_HANDLER_ALERT_CLASS_56_OFFSET = 11'h 2d0;
+ parameter logic [BlockAw-1:0] ALERT_HANDLER_ALERT_CLASS_57_OFFSET = 11'h 2d4;
+ parameter logic [BlockAw-1:0] ALERT_HANDLER_ALERT_CLASS_58_OFFSET = 11'h 2d8;
+ parameter logic [BlockAw-1:0] ALERT_HANDLER_ALERT_CAUSE_0_OFFSET = 11'h 2dc;
+ parameter logic [BlockAw-1:0] ALERT_HANDLER_ALERT_CAUSE_1_OFFSET = 11'h 2e0;
+ parameter logic [BlockAw-1:0] ALERT_HANDLER_ALERT_CAUSE_2_OFFSET = 11'h 2e4;
+ parameter logic [BlockAw-1:0] ALERT_HANDLER_ALERT_CAUSE_3_OFFSET = 11'h 2e8;
+ parameter logic [BlockAw-1:0] ALERT_HANDLER_ALERT_CAUSE_4_OFFSET = 11'h 2ec;
+ parameter logic [BlockAw-1:0] ALERT_HANDLER_ALERT_CAUSE_5_OFFSET = 11'h 2f0;
+ parameter logic [BlockAw-1:0] ALERT_HANDLER_ALERT_CAUSE_6_OFFSET = 11'h 2f4;
+ parameter logic [BlockAw-1:0] ALERT_HANDLER_ALERT_CAUSE_7_OFFSET = 11'h 2f8;
+ parameter logic [BlockAw-1:0] ALERT_HANDLER_ALERT_CAUSE_8_OFFSET = 11'h 2fc;
+ parameter logic [BlockAw-1:0] ALERT_HANDLER_ALERT_CAUSE_9_OFFSET = 11'h 300;
+ parameter logic [BlockAw-1:0] ALERT_HANDLER_ALERT_CAUSE_10_OFFSET = 11'h 304;
+ parameter logic [BlockAw-1:0] ALERT_HANDLER_ALERT_CAUSE_11_OFFSET = 11'h 308;
+ parameter logic [BlockAw-1:0] ALERT_HANDLER_ALERT_CAUSE_12_OFFSET = 11'h 30c;
+ parameter logic [BlockAw-1:0] ALERT_HANDLER_ALERT_CAUSE_13_OFFSET = 11'h 310;
+ parameter logic [BlockAw-1:0] ALERT_HANDLER_ALERT_CAUSE_14_OFFSET = 11'h 314;
+ parameter logic [BlockAw-1:0] ALERT_HANDLER_ALERT_CAUSE_15_OFFSET = 11'h 318;
+ parameter logic [BlockAw-1:0] ALERT_HANDLER_ALERT_CAUSE_16_OFFSET = 11'h 31c;
+ parameter logic [BlockAw-1:0] ALERT_HANDLER_ALERT_CAUSE_17_OFFSET = 11'h 320;
+ parameter logic [BlockAw-1:0] ALERT_HANDLER_ALERT_CAUSE_18_OFFSET = 11'h 324;
+ parameter logic [BlockAw-1:0] ALERT_HANDLER_ALERT_CAUSE_19_OFFSET = 11'h 328;
+ parameter logic [BlockAw-1:0] ALERT_HANDLER_ALERT_CAUSE_20_OFFSET = 11'h 32c;
+ parameter logic [BlockAw-1:0] ALERT_HANDLER_ALERT_CAUSE_21_OFFSET = 11'h 330;
+ parameter logic [BlockAw-1:0] ALERT_HANDLER_ALERT_CAUSE_22_OFFSET = 11'h 334;
+ parameter logic [BlockAw-1:0] ALERT_HANDLER_ALERT_CAUSE_23_OFFSET = 11'h 338;
+ parameter logic [BlockAw-1:0] ALERT_HANDLER_ALERT_CAUSE_24_OFFSET = 11'h 33c;
+ parameter logic [BlockAw-1:0] ALERT_HANDLER_ALERT_CAUSE_25_OFFSET = 11'h 340;
+ parameter logic [BlockAw-1:0] ALERT_HANDLER_ALERT_CAUSE_26_OFFSET = 11'h 344;
+ parameter logic [BlockAw-1:0] ALERT_HANDLER_ALERT_CAUSE_27_OFFSET = 11'h 348;
+ parameter logic [BlockAw-1:0] ALERT_HANDLER_ALERT_CAUSE_28_OFFSET = 11'h 34c;
+ parameter logic [BlockAw-1:0] ALERT_HANDLER_ALERT_CAUSE_29_OFFSET = 11'h 350;
+ parameter logic [BlockAw-1:0] ALERT_HANDLER_ALERT_CAUSE_30_OFFSET = 11'h 354;
+ parameter logic [BlockAw-1:0] ALERT_HANDLER_ALERT_CAUSE_31_OFFSET = 11'h 358;
+ parameter logic [BlockAw-1:0] ALERT_HANDLER_ALERT_CAUSE_32_OFFSET = 11'h 35c;
+ parameter logic [BlockAw-1:0] ALERT_HANDLER_ALERT_CAUSE_33_OFFSET = 11'h 360;
+ parameter logic [BlockAw-1:0] ALERT_HANDLER_ALERT_CAUSE_34_OFFSET = 11'h 364;
+ parameter logic [BlockAw-1:0] ALERT_HANDLER_ALERT_CAUSE_35_OFFSET = 11'h 368;
+ parameter logic [BlockAw-1:0] ALERT_HANDLER_ALERT_CAUSE_36_OFFSET = 11'h 36c;
+ parameter logic [BlockAw-1:0] ALERT_HANDLER_ALERT_CAUSE_37_OFFSET = 11'h 370;
+ parameter logic [BlockAw-1:0] ALERT_HANDLER_ALERT_CAUSE_38_OFFSET = 11'h 374;
+ parameter logic [BlockAw-1:0] ALERT_HANDLER_ALERT_CAUSE_39_OFFSET = 11'h 378;
+ parameter logic [BlockAw-1:0] ALERT_HANDLER_ALERT_CAUSE_40_OFFSET = 11'h 37c;
+ parameter logic [BlockAw-1:0] ALERT_HANDLER_ALERT_CAUSE_41_OFFSET = 11'h 380;
+ parameter logic [BlockAw-1:0] ALERT_HANDLER_ALERT_CAUSE_42_OFFSET = 11'h 384;
+ parameter logic [BlockAw-1:0] ALERT_HANDLER_ALERT_CAUSE_43_OFFSET = 11'h 388;
+ parameter logic [BlockAw-1:0] ALERT_HANDLER_ALERT_CAUSE_44_OFFSET = 11'h 38c;
+ parameter logic [BlockAw-1:0] ALERT_HANDLER_ALERT_CAUSE_45_OFFSET = 11'h 390;
+ parameter logic [BlockAw-1:0] ALERT_HANDLER_ALERT_CAUSE_46_OFFSET = 11'h 394;
+ parameter logic [BlockAw-1:0] ALERT_HANDLER_ALERT_CAUSE_47_OFFSET = 11'h 398;
+ parameter logic [BlockAw-1:0] ALERT_HANDLER_ALERT_CAUSE_48_OFFSET = 11'h 39c;
+ parameter logic [BlockAw-1:0] ALERT_HANDLER_ALERT_CAUSE_49_OFFSET = 11'h 3a0;
+ parameter logic [BlockAw-1:0] ALERT_HANDLER_ALERT_CAUSE_50_OFFSET = 11'h 3a4;
+ parameter logic [BlockAw-1:0] ALERT_HANDLER_ALERT_CAUSE_51_OFFSET = 11'h 3a8;
+ parameter logic [BlockAw-1:0] ALERT_HANDLER_ALERT_CAUSE_52_OFFSET = 11'h 3ac;
+ parameter logic [BlockAw-1:0] ALERT_HANDLER_ALERT_CAUSE_53_OFFSET = 11'h 3b0;
+ parameter logic [BlockAw-1:0] ALERT_HANDLER_ALERT_CAUSE_54_OFFSET = 11'h 3b4;
+ parameter logic [BlockAw-1:0] ALERT_HANDLER_ALERT_CAUSE_55_OFFSET = 11'h 3b8;
+ parameter logic [BlockAw-1:0] ALERT_HANDLER_ALERT_CAUSE_56_OFFSET = 11'h 3bc;
+ parameter logic [BlockAw-1:0] ALERT_HANDLER_ALERT_CAUSE_57_OFFSET = 11'h 3c0;
+ parameter logic [BlockAw-1:0] ALERT_HANDLER_ALERT_CAUSE_58_OFFSET = 11'h 3c4;
+ parameter logic [BlockAw-1:0] ALERT_HANDLER_LOC_ALERT_REGWEN_0_OFFSET = 11'h 3c8;
+ parameter logic [BlockAw-1:0] ALERT_HANDLER_LOC_ALERT_REGWEN_1_OFFSET = 11'h 3cc;
+ parameter logic [BlockAw-1:0] ALERT_HANDLER_LOC_ALERT_REGWEN_2_OFFSET = 11'h 3d0;
+ parameter logic [BlockAw-1:0] ALERT_HANDLER_LOC_ALERT_REGWEN_3_OFFSET = 11'h 3d4;
+ parameter logic [BlockAw-1:0] ALERT_HANDLER_LOC_ALERT_REGWEN_4_OFFSET = 11'h 3d8;
+ parameter logic [BlockAw-1:0] ALERT_HANDLER_LOC_ALERT_EN_0_OFFSET = 11'h 3dc;
+ parameter logic [BlockAw-1:0] ALERT_HANDLER_LOC_ALERT_EN_1_OFFSET = 11'h 3e0;
+ parameter logic [BlockAw-1:0] ALERT_HANDLER_LOC_ALERT_EN_2_OFFSET = 11'h 3e4;
+ parameter logic [BlockAw-1:0] ALERT_HANDLER_LOC_ALERT_EN_3_OFFSET = 11'h 3e8;
+ parameter logic [BlockAw-1:0] ALERT_HANDLER_LOC_ALERT_EN_4_OFFSET = 11'h 3ec;
+ parameter logic [BlockAw-1:0] ALERT_HANDLER_LOC_ALERT_CLASS_0_OFFSET = 11'h 3f0;
+ parameter logic [BlockAw-1:0] ALERT_HANDLER_LOC_ALERT_CLASS_1_OFFSET = 11'h 3f4;
+ parameter logic [BlockAw-1:0] ALERT_HANDLER_LOC_ALERT_CLASS_2_OFFSET = 11'h 3f8;
+ parameter logic [BlockAw-1:0] ALERT_HANDLER_LOC_ALERT_CLASS_3_OFFSET = 11'h 3fc;
+ parameter logic [BlockAw-1:0] ALERT_HANDLER_LOC_ALERT_CLASS_4_OFFSET = 11'h 400;
+ parameter logic [BlockAw-1:0] ALERT_HANDLER_LOC_ALERT_CAUSE_0_OFFSET = 11'h 404;
+ parameter logic [BlockAw-1:0] ALERT_HANDLER_LOC_ALERT_CAUSE_1_OFFSET = 11'h 408;
+ parameter logic [BlockAw-1:0] ALERT_HANDLER_LOC_ALERT_CAUSE_2_OFFSET = 11'h 40c;
+ parameter logic [BlockAw-1:0] ALERT_HANDLER_LOC_ALERT_CAUSE_3_OFFSET = 11'h 410;
+ parameter logic [BlockAw-1:0] ALERT_HANDLER_LOC_ALERT_CAUSE_4_OFFSET = 11'h 414;
+ parameter logic [BlockAw-1:0] ALERT_HANDLER_CLASSA_REGWEN_OFFSET = 11'h 418;
+ parameter logic [BlockAw-1:0] ALERT_HANDLER_CLASSA_CTRL_OFFSET = 11'h 41c;
+ parameter logic [BlockAw-1:0] ALERT_HANDLER_CLASSA_CLR_REGWEN_OFFSET = 11'h 420;
+ parameter logic [BlockAw-1:0] ALERT_HANDLER_CLASSA_CLR_OFFSET = 11'h 424;
+ parameter logic [BlockAw-1:0] ALERT_HANDLER_CLASSA_ACCUM_CNT_OFFSET = 11'h 428;
+ parameter logic [BlockAw-1:0] ALERT_HANDLER_CLASSA_ACCUM_THRESH_OFFSET = 11'h 42c;
+ parameter logic [BlockAw-1:0] ALERT_HANDLER_CLASSA_TIMEOUT_CYC_OFFSET = 11'h 430;
+ parameter logic [BlockAw-1:0] ALERT_HANDLER_CLASSA_PHASE0_CYC_OFFSET = 11'h 434;
+ parameter logic [BlockAw-1:0] ALERT_HANDLER_CLASSA_PHASE1_CYC_OFFSET = 11'h 438;
+ parameter logic [BlockAw-1:0] ALERT_HANDLER_CLASSA_PHASE2_CYC_OFFSET = 11'h 43c;
+ parameter logic [BlockAw-1:0] ALERT_HANDLER_CLASSA_PHASE3_CYC_OFFSET = 11'h 440;
+ parameter logic [BlockAw-1:0] ALERT_HANDLER_CLASSA_ESC_CNT_OFFSET = 11'h 444;
+ parameter logic [BlockAw-1:0] ALERT_HANDLER_CLASSA_STATE_OFFSET = 11'h 448;
+ parameter logic [BlockAw-1:0] ALERT_HANDLER_CLASSB_REGWEN_OFFSET = 11'h 44c;
+ parameter logic [BlockAw-1:0] ALERT_HANDLER_CLASSB_CTRL_OFFSET = 11'h 450;
+ parameter logic [BlockAw-1:0] ALERT_HANDLER_CLASSB_CLR_REGWEN_OFFSET = 11'h 454;
+ parameter logic [BlockAw-1:0] ALERT_HANDLER_CLASSB_CLR_OFFSET = 11'h 458;
+ parameter logic [BlockAw-1:0] ALERT_HANDLER_CLASSB_ACCUM_CNT_OFFSET = 11'h 45c;
+ parameter logic [BlockAw-1:0] ALERT_HANDLER_CLASSB_ACCUM_THRESH_OFFSET = 11'h 460;
+ parameter logic [BlockAw-1:0] ALERT_HANDLER_CLASSB_TIMEOUT_CYC_OFFSET = 11'h 464;
+ parameter logic [BlockAw-1:0] ALERT_HANDLER_CLASSB_PHASE0_CYC_OFFSET = 11'h 468;
+ parameter logic [BlockAw-1:0] ALERT_HANDLER_CLASSB_PHASE1_CYC_OFFSET = 11'h 46c;
+ parameter logic [BlockAw-1:0] ALERT_HANDLER_CLASSB_PHASE2_CYC_OFFSET = 11'h 470;
+ parameter logic [BlockAw-1:0] ALERT_HANDLER_CLASSB_PHASE3_CYC_OFFSET = 11'h 474;
+ parameter logic [BlockAw-1:0] ALERT_HANDLER_CLASSB_ESC_CNT_OFFSET = 11'h 478;
+ parameter logic [BlockAw-1:0] ALERT_HANDLER_CLASSB_STATE_OFFSET = 11'h 47c;
+ parameter logic [BlockAw-1:0] ALERT_HANDLER_CLASSC_REGWEN_OFFSET = 11'h 480;
+ parameter logic [BlockAw-1:0] ALERT_HANDLER_CLASSC_CTRL_OFFSET = 11'h 484;
+ parameter logic [BlockAw-1:0] ALERT_HANDLER_CLASSC_CLR_REGWEN_OFFSET = 11'h 488;
+ parameter logic [BlockAw-1:0] ALERT_HANDLER_CLASSC_CLR_OFFSET = 11'h 48c;
+ parameter logic [BlockAw-1:0] ALERT_HANDLER_CLASSC_ACCUM_CNT_OFFSET = 11'h 490;
+ parameter logic [BlockAw-1:0] ALERT_HANDLER_CLASSC_ACCUM_THRESH_OFFSET = 11'h 494;
+ parameter logic [BlockAw-1:0] ALERT_HANDLER_CLASSC_TIMEOUT_CYC_OFFSET = 11'h 498;
+ parameter logic [BlockAw-1:0] ALERT_HANDLER_CLASSC_PHASE0_CYC_OFFSET = 11'h 49c;
+ parameter logic [BlockAw-1:0] ALERT_HANDLER_CLASSC_PHASE1_CYC_OFFSET = 11'h 4a0;
+ parameter logic [BlockAw-1:0] ALERT_HANDLER_CLASSC_PHASE2_CYC_OFFSET = 11'h 4a4;
+ parameter logic [BlockAw-1:0] ALERT_HANDLER_CLASSC_PHASE3_CYC_OFFSET = 11'h 4a8;
+ parameter logic [BlockAw-1:0] ALERT_HANDLER_CLASSC_ESC_CNT_OFFSET = 11'h 4ac;
+ parameter logic [BlockAw-1:0] ALERT_HANDLER_CLASSC_STATE_OFFSET = 11'h 4b0;
+ parameter logic [BlockAw-1:0] ALERT_HANDLER_CLASSD_REGWEN_OFFSET = 11'h 4b4;
+ parameter logic [BlockAw-1:0] ALERT_HANDLER_CLASSD_CTRL_OFFSET = 11'h 4b8;
+ parameter logic [BlockAw-1:0] ALERT_HANDLER_CLASSD_CLR_REGWEN_OFFSET = 11'h 4bc;
+ parameter logic [BlockAw-1:0] ALERT_HANDLER_CLASSD_CLR_OFFSET = 11'h 4c0;
+ parameter logic [BlockAw-1:0] ALERT_HANDLER_CLASSD_ACCUM_CNT_OFFSET = 11'h 4c4;
+ parameter logic [BlockAw-1:0] ALERT_HANDLER_CLASSD_ACCUM_THRESH_OFFSET = 11'h 4c8;
+ parameter logic [BlockAw-1:0] ALERT_HANDLER_CLASSD_TIMEOUT_CYC_OFFSET = 11'h 4cc;
+ parameter logic [BlockAw-1:0] ALERT_HANDLER_CLASSD_PHASE0_CYC_OFFSET = 11'h 4d0;
+ parameter logic [BlockAw-1:0] ALERT_HANDLER_CLASSD_PHASE1_CYC_OFFSET = 11'h 4d4;
+ parameter logic [BlockAw-1:0] ALERT_HANDLER_CLASSD_PHASE2_CYC_OFFSET = 11'h 4d8;
+ parameter logic [BlockAw-1:0] ALERT_HANDLER_CLASSD_PHASE3_CYC_OFFSET = 11'h 4dc;
+ parameter logic [BlockAw-1:0] ALERT_HANDLER_CLASSD_ESC_CNT_OFFSET = 11'h 4e0;
+ parameter logic [BlockAw-1:0] ALERT_HANDLER_CLASSD_STATE_OFFSET = 11'h 4e4;
// Reset values for hwext registers and their fields
parameter logic [3:0] ALERT_HANDLER_INTR_TEST_RESVAL = 4'h 0;
@@ -924,6 +928,7 @@
ALERT_HANDLER_ALERT_REGWEN_55,
ALERT_HANDLER_ALERT_REGWEN_56,
ALERT_HANDLER_ALERT_REGWEN_57,
+ ALERT_HANDLER_ALERT_REGWEN_58,
ALERT_HANDLER_ALERT_EN_0,
ALERT_HANDLER_ALERT_EN_1,
ALERT_HANDLER_ALERT_EN_2,
@@ -982,6 +987,7 @@
ALERT_HANDLER_ALERT_EN_55,
ALERT_HANDLER_ALERT_EN_56,
ALERT_HANDLER_ALERT_EN_57,
+ ALERT_HANDLER_ALERT_EN_58,
ALERT_HANDLER_ALERT_CLASS_0,
ALERT_HANDLER_ALERT_CLASS_1,
ALERT_HANDLER_ALERT_CLASS_2,
@@ -1040,6 +1046,7 @@
ALERT_HANDLER_ALERT_CLASS_55,
ALERT_HANDLER_ALERT_CLASS_56,
ALERT_HANDLER_ALERT_CLASS_57,
+ ALERT_HANDLER_ALERT_CLASS_58,
ALERT_HANDLER_ALERT_CAUSE_0,
ALERT_HANDLER_ALERT_CAUSE_1,
ALERT_HANDLER_ALERT_CAUSE_2,
@@ -1098,6 +1105,7 @@
ALERT_HANDLER_ALERT_CAUSE_55,
ALERT_HANDLER_ALERT_CAUSE_56,
ALERT_HANDLER_ALERT_CAUSE_57,
+ ALERT_HANDLER_ALERT_CAUSE_58,
ALERT_HANDLER_LOC_ALERT_REGWEN_0,
ALERT_HANDLER_LOC_ALERT_REGWEN_1,
ALERT_HANDLER_LOC_ALERT_REGWEN_2,
@@ -1173,7 +1181,7 @@
} alert_handler_id_e;
// Register width information to check illegal writes
- parameter logic [3:0] ALERT_HANDLER_PERMIT [310] = '{
+ parameter logic [3:0] ALERT_HANDLER_PERMIT [314] = '{
4'b 0001, // index[ 0] ALERT_HANDLER_INTR_STATE
4'b 0001, // index[ 1] ALERT_HANDLER_INTR_ENABLE
4'b 0001, // index[ 2] ALERT_HANDLER_INTR_TEST
@@ -1238,252 +1246,256 @@
4'b 0001, // index[ 61] ALERT_HANDLER_ALERT_REGWEN_55
4'b 0001, // index[ 62] ALERT_HANDLER_ALERT_REGWEN_56
4'b 0001, // index[ 63] ALERT_HANDLER_ALERT_REGWEN_57
- 4'b 0001, // index[ 64] ALERT_HANDLER_ALERT_EN_0
- 4'b 0001, // index[ 65] ALERT_HANDLER_ALERT_EN_1
- 4'b 0001, // index[ 66] ALERT_HANDLER_ALERT_EN_2
- 4'b 0001, // index[ 67] ALERT_HANDLER_ALERT_EN_3
- 4'b 0001, // index[ 68] ALERT_HANDLER_ALERT_EN_4
- 4'b 0001, // index[ 69] ALERT_HANDLER_ALERT_EN_5
- 4'b 0001, // index[ 70] ALERT_HANDLER_ALERT_EN_6
- 4'b 0001, // index[ 71] ALERT_HANDLER_ALERT_EN_7
- 4'b 0001, // index[ 72] ALERT_HANDLER_ALERT_EN_8
- 4'b 0001, // index[ 73] ALERT_HANDLER_ALERT_EN_9
- 4'b 0001, // index[ 74] ALERT_HANDLER_ALERT_EN_10
- 4'b 0001, // index[ 75] ALERT_HANDLER_ALERT_EN_11
- 4'b 0001, // index[ 76] ALERT_HANDLER_ALERT_EN_12
- 4'b 0001, // index[ 77] ALERT_HANDLER_ALERT_EN_13
- 4'b 0001, // index[ 78] ALERT_HANDLER_ALERT_EN_14
- 4'b 0001, // index[ 79] ALERT_HANDLER_ALERT_EN_15
- 4'b 0001, // index[ 80] ALERT_HANDLER_ALERT_EN_16
- 4'b 0001, // index[ 81] ALERT_HANDLER_ALERT_EN_17
- 4'b 0001, // index[ 82] ALERT_HANDLER_ALERT_EN_18
- 4'b 0001, // index[ 83] ALERT_HANDLER_ALERT_EN_19
- 4'b 0001, // index[ 84] ALERT_HANDLER_ALERT_EN_20
- 4'b 0001, // index[ 85] ALERT_HANDLER_ALERT_EN_21
- 4'b 0001, // index[ 86] ALERT_HANDLER_ALERT_EN_22
- 4'b 0001, // index[ 87] ALERT_HANDLER_ALERT_EN_23
- 4'b 0001, // index[ 88] ALERT_HANDLER_ALERT_EN_24
- 4'b 0001, // index[ 89] ALERT_HANDLER_ALERT_EN_25
- 4'b 0001, // index[ 90] ALERT_HANDLER_ALERT_EN_26
- 4'b 0001, // index[ 91] ALERT_HANDLER_ALERT_EN_27
- 4'b 0001, // index[ 92] ALERT_HANDLER_ALERT_EN_28
- 4'b 0001, // index[ 93] ALERT_HANDLER_ALERT_EN_29
- 4'b 0001, // index[ 94] ALERT_HANDLER_ALERT_EN_30
- 4'b 0001, // index[ 95] ALERT_HANDLER_ALERT_EN_31
- 4'b 0001, // index[ 96] ALERT_HANDLER_ALERT_EN_32
- 4'b 0001, // index[ 97] ALERT_HANDLER_ALERT_EN_33
- 4'b 0001, // index[ 98] ALERT_HANDLER_ALERT_EN_34
- 4'b 0001, // index[ 99] ALERT_HANDLER_ALERT_EN_35
- 4'b 0001, // index[100] ALERT_HANDLER_ALERT_EN_36
- 4'b 0001, // index[101] ALERT_HANDLER_ALERT_EN_37
- 4'b 0001, // index[102] ALERT_HANDLER_ALERT_EN_38
- 4'b 0001, // index[103] ALERT_HANDLER_ALERT_EN_39
- 4'b 0001, // index[104] ALERT_HANDLER_ALERT_EN_40
- 4'b 0001, // index[105] ALERT_HANDLER_ALERT_EN_41
- 4'b 0001, // index[106] ALERT_HANDLER_ALERT_EN_42
- 4'b 0001, // index[107] ALERT_HANDLER_ALERT_EN_43
- 4'b 0001, // index[108] ALERT_HANDLER_ALERT_EN_44
- 4'b 0001, // index[109] ALERT_HANDLER_ALERT_EN_45
- 4'b 0001, // index[110] ALERT_HANDLER_ALERT_EN_46
- 4'b 0001, // index[111] ALERT_HANDLER_ALERT_EN_47
- 4'b 0001, // index[112] ALERT_HANDLER_ALERT_EN_48
- 4'b 0001, // index[113] ALERT_HANDLER_ALERT_EN_49
- 4'b 0001, // index[114] ALERT_HANDLER_ALERT_EN_50
- 4'b 0001, // index[115] ALERT_HANDLER_ALERT_EN_51
- 4'b 0001, // index[116] ALERT_HANDLER_ALERT_EN_52
- 4'b 0001, // index[117] ALERT_HANDLER_ALERT_EN_53
- 4'b 0001, // index[118] ALERT_HANDLER_ALERT_EN_54
- 4'b 0001, // index[119] ALERT_HANDLER_ALERT_EN_55
- 4'b 0001, // index[120] ALERT_HANDLER_ALERT_EN_56
- 4'b 0001, // index[121] ALERT_HANDLER_ALERT_EN_57
- 4'b 0001, // index[122] ALERT_HANDLER_ALERT_CLASS_0
- 4'b 0001, // index[123] ALERT_HANDLER_ALERT_CLASS_1
- 4'b 0001, // index[124] ALERT_HANDLER_ALERT_CLASS_2
- 4'b 0001, // index[125] ALERT_HANDLER_ALERT_CLASS_3
- 4'b 0001, // index[126] ALERT_HANDLER_ALERT_CLASS_4
- 4'b 0001, // index[127] ALERT_HANDLER_ALERT_CLASS_5
- 4'b 0001, // index[128] ALERT_HANDLER_ALERT_CLASS_6
- 4'b 0001, // index[129] ALERT_HANDLER_ALERT_CLASS_7
- 4'b 0001, // index[130] ALERT_HANDLER_ALERT_CLASS_8
- 4'b 0001, // index[131] ALERT_HANDLER_ALERT_CLASS_9
- 4'b 0001, // index[132] ALERT_HANDLER_ALERT_CLASS_10
- 4'b 0001, // index[133] ALERT_HANDLER_ALERT_CLASS_11
- 4'b 0001, // index[134] ALERT_HANDLER_ALERT_CLASS_12
- 4'b 0001, // index[135] ALERT_HANDLER_ALERT_CLASS_13
- 4'b 0001, // index[136] ALERT_HANDLER_ALERT_CLASS_14
- 4'b 0001, // index[137] ALERT_HANDLER_ALERT_CLASS_15
- 4'b 0001, // index[138] ALERT_HANDLER_ALERT_CLASS_16
- 4'b 0001, // index[139] ALERT_HANDLER_ALERT_CLASS_17
- 4'b 0001, // index[140] ALERT_HANDLER_ALERT_CLASS_18
- 4'b 0001, // index[141] ALERT_HANDLER_ALERT_CLASS_19
- 4'b 0001, // index[142] ALERT_HANDLER_ALERT_CLASS_20
- 4'b 0001, // index[143] ALERT_HANDLER_ALERT_CLASS_21
- 4'b 0001, // index[144] ALERT_HANDLER_ALERT_CLASS_22
- 4'b 0001, // index[145] ALERT_HANDLER_ALERT_CLASS_23
- 4'b 0001, // index[146] ALERT_HANDLER_ALERT_CLASS_24
- 4'b 0001, // index[147] ALERT_HANDLER_ALERT_CLASS_25
- 4'b 0001, // index[148] ALERT_HANDLER_ALERT_CLASS_26
- 4'b 0001, // index[149] ALERT_HANDLER_ALERT_CLASS_27
- 4'b 0001, // index[150] ALERT_HANDLER_ALERT_CLASS_28
- 4'b 0001, // index[151] ALERT_HANDLER_ALERT_CLASS_29
- 4'b 0001, // index[152] ALERT_HANDLER_ALERT_CLASS_30
- 4'b 0001, // index[153] ALERT_HANDLER_ALERT_CLASS_31
- 4'b 0001, // index[154] ALERT_HANDLER_ALERT_CLASS_32
- 4'b 0001, // index[155] ALERT_HANDLER_ALERT_CLASS_33
- 4'b 0001, // index[156] ALERT_HANDLER_ALERT_CLASS_34
- 4'b 0001, // index[157] ALERT_HANDLER_ALERT_CLASS_35
- 4'b 0001, // index[158] ALERT_HANDLER_ALERT_CLASS_36
- 4'b 0001, // index[159] ALERT_HANDLER_ALERT_CLASS_37
- 4'b 0001, // index[160] ALERT_HANDLER_ALERT_CLASS_38
- 4'b 0001, // index[161] ALERT_HANDLER_ALERT_CLASS_39
- 4'b 0001, // index[162] ALERT_HANDLER_ALERT_CLASS_40
- 4'b 0001, // index[163] ALERT_HANDLER_ALERT_CLASS_41
- 4'b 0001, // index[164] ALERT_HANDLER_ALERT_CLASS_42
- 4'b 0001, // index[165] ALERT_HANDLER_ALERT_CLASS_43
- 4'b 0001, // index[166] ALERT_HANDLER_ALERT_CLASS_44
- 4'b 0001, // index[167] ALERT_HANDLER_ALERT_CLASS_45
- 4'b 0001, // index[168] ALERT_HANDLER_ALERT_CLASS_46
- 4'b 0001, // index[169] ALERT_HANDLER_ALERT_CLASS_47
- 4'b 0001, // index[170] ALERT_HANDLER_ALERT_CLASS_48
- 4'b 0001, // index[171] ALERT_HANDLER_ALERT_CLASS_49
- 4'b 0001, // index[172] ALERT_HANDLER_ALERT_CLASS_50
- 4'b 0001, // index[173] ALERT_HANDLER_ALERT_CLASS_51
- 4'b 0001, // index[174] ALERT_HANDLER_ALERT_CLASS_52
- 4'b 0001, // index[175] ALERT_HANDLER_ALERT_CLASS_53
- 4'b 0001, // index[176] ALERT_HANDLER_ALERT_CLASS_54
- 4'b 0001, // index[177] ALERT_HANDLER_ALERT_CLASS_55
- 4'b 0001, // index[178] ALERT_HANDLER_ALERT_CLASS_56
- 4'b 0001, // index[179] ALERT_HANDLER_ALERT_CLASS_57
- 4'b 0001, // index[180] ALERT_HANDLER_ALERT_CAUSE_0
- 4'b 0001, // index[181] ALERT_HANDLER_ALERT_CAUSE_1
- 4'b 0001, // index[182] ALERT_HANDLER_ALERT_CAUSE_2
- 4'b 0001, // index[183] ALERT_HANDLER_ALERT_CAUSE_3
- 4'b 0001, // index[184] ALERT_HANDLER_ALERT_CAUSE_4
- 4'b 0001, // index[185] ALERT_HANDLER_ALERT_CAUSE_5
- 4'b 0001, // index[186] ALERT_HANDLER_ALERT_CAUSE_6
- 4'b 0001, // index[187] ALERT_HANDLER_ALERT_CAUSE_7
- 4'b 0001, // index[188] ALERT_HANDLER_ALERT_CAUSE_8
- 4'b 0001, // index[189] ALERT_HANDLER_ALERT_CAUSE_9
- 4'b 0001, // index[190] ALERT_HANDLER_ALERT_CAUSE_10
- 4'b 0001, // index[191] ALERT_HANDLER_ALERT_CAUSE_11
- 4'b 0001, // index[192] ALERT_HANDLER_ALERT_CAUSE_12
- 4'b 0001, // index[193] ALERT_HANDLER_ALERT_CAUSE_13
- 4'b 0001, // index[194] ALERT_HANDLER_ALERT_CAUSE_14
- 4'b 0001, // index[195] ALERT_HANDLER_ALERT_CAUSE_15
- 4'b 0001, // index[196] ALERT_HANDLER_ALERT_CAUSE_16
- 4'b 0001, // index[197] ALERT_HANDLER_ALERT_CAUSE_17
- 4'b 0001, // index[198] ALERT_HANDLER_ALERT_CAUSE_18
- 4'b 0001, // index[199] ALERT_HANDLER_ALERT_CAUSE_19
- 4'b 0001, // index[200] ALERT_HANDLER_ALERT_CAUSE_20
- 4'b 0001, // index[201] ALERT_HANDLER_ALERT_CAUSE_21
- 4'b 0001, // index[202] ALERT_HANDLER_ALERT_CAUSE_22
- 4'b 0001, // index[203] ALERT_HANDLER_ALERT_CAUSE_23
- 4'b 0001, // index[204] ALERT_HANDLER_ALERT_CAUSE_24
- 4'b 0001, // index[205] ALERT_HANDLER_ALERT_CAUSE_25
- 4'b 0001, // index[206] ALERT_HANDLER_ALERT_CAUSE_26
- 4'b 0001, // index[207] ALERT_HANDLER_ALERT_CAUSE_27
- 4'b 0001, // index[208] ALERT_HANDLER_ALERT_CAUSE_28
- 4'b 0001, // index[209] ALERT_HANDLER_ALERT_CAUSE_29
- 4'b 0001, // index[210] ALERT_HANDLER_ALERT_CAUSE_30
- 4'b 0001, // index[211] ALERT_HANDLER_ALERT_CAUSE_31
- 4'b 0001, // index[212] ALERT_HANDLER_ALERT_CAUSE_32
- 4'b 0001, // index[213] ALERT_HANDLER_ALERT_CAUSE_33
- 4'b 0001, // index[214] ALERT_HANDLER_ALERT_CAUSE_34
- 4'b 0001, // index[215] ALERT_HANDLER_ALERT_CAUSE_35
- 4'b 0001, // index[216] ALERT_HANDLER_ALERT_CAUSE_36
- 4'b 0001, // index[217] ALERT_HANDLER_ALERT_CAUSE_37
- 4'b 0001, // index[218] ALERT_HANDLER_ALERT_CAUSE_38
- 4'b 0001, // index[219] ALERT_HANDLER_ALERT_CAUSE_39
- 4'b 0001, // index[220] ALERT_HANDLER_ALERT_CAUSE_40
- 4'b 0001, // index[221] ALERT_HANDLER_ALERT_CAUSE_41
- 4'b 0001, // index[222] ALERT_HANDLER_ALERT_CAUSE_42
- 4'b 0001, // index[223] ALERT_HANDLER_ALERT_CAUSE_43
- 4'b 0001, // index[224] ALERT_HANDLER_ALERT_CAUSE_44
- 4'b 0001, // index[225] ALERT_HANDLER_ALERT_CAUSE_45
- 4'b 0001, // index[226] ALERT_HANDLER_ALERT_CAUSE_46
- 4'b 0001, // index[227] ALERT_HANDLER_ALERT_CAUSE_47
- 4'b 0001, // index[228] ALERT_HANDLER_ALERT_CAUSE_48
- 4'b 0001, // index[229] ALERT_HANDLER_ALERT_CAUSE_49
- 4'b 0001, // index[230] ALERT_HANDLER_ALERT_CAUSE_50
- 4'b 0001, // index[231] ALERT_HANDLER_ALERT_CAUSE_51
- 4'b 0001, // index[232] ALERT_HANDLER_ALERT_CAUSE_52
- 4'b 0001, // index[233] ALERT_HANDLER_ALERT_CAUSE_53
- 4'b 0001, // index[234] ALERT_HANDLER_ALERT_CAUSE_54
- 4'b 0001, // index[235] ALERT_HANDLER_ALERT_CAUSE_55
- 4'b 0001, // index[236] ALERT_HANDLER_ALERT_CAUSE_56
- 4'b 0001, // index[237] ALERT_HANDLER_ALERT_CAUSE_57
- 4'b 0001, // index[238] ALERT_HANDLER_LOC_ALERT_REGWEN_0
- 4'b 0001, // index[239] ALERT_HANDLER_LOC_ALERT_REGWEN_1
- 4'b 0001, // index[240] ALERT_HANDLER_LOC_ALERT_REGWEN_2
- 4'b 0001, // index[241] ALERT_HANDLER_LOC_ALERT_REGWEN_3
- 4'b 0001, // index[242] ALERT_HANDLER_LOC_ALERT_REGWEN_4
- 4'b 0001, // index[243] ALERT_HANDLER_LOC_ALERT_EN_0
- 4'b 0001, // index[244] ALERT_HANDLER_LOC_ALERT_EN_1
- 4'b 0001, // index[245] ALERT_HANDLER_LOC_ALERT_EN_2
- 4'b 0001, // index[246] ALERT_HANDLER_LOC_ALERT_EN_3
- 4'b 0001, // index[247] ALERT_HANDLER_LOC_ALERT_EN_4
- 4'b 0001, // index[248] ALERT_HANDLER_LOC_ALERT_CLASS_0
- 4'b 0001, // index[249] ALERT_HANDLER_LOC_ALERT_CLASS_1
- 4'b 0001, // index[250] ALERT_HANDLER_LOC_ALERT_CLASS_2
- 4'b 0001, // index[251] ALERT_HANDLER_LOC_ALERT_CLASS_3
- 4'b 0001, // index[252] ALERT_HANDLER_LOC_ALERT_CLASS_4
- 4'b 0001, // index[253] ALERT_HANDLER_LOC_ALERT_CAUSE_0
- 4'b 0001, // index[254] ALERT_HANDLER_LOC_ALERT_CAUSE_1
- 4'b 0001, // index[255] ALERT_HANDLER_LOC_ALERT_CAUSE_2
- 4'b 0001, // index[256] ALERT_HANDLER_LOC_ALERT_CAUSE_3
- 4'b 0001, // index[257] ALERT_HANDLER_LOC_ALERT_CAUSE_4
- 4'b 0001, // index[258] ALERT_HANDLER_CLASSA_REGWEN
- 4'b 0011, // index[259] ALERT_HANDLER_CLASSA_CTRL
- 4'b 0001, // index[260] ALERT_HANDLER_CLASSA_CLR_REGWEN
- 4'b 0001, // index[261] ALERT_HANDLER_CLASSA_CLR
- 4'b 0011, // index[262] ALERT_HANDLER_CLASSA_ACCUM_CNT
- 4'b 0011, // index[263] ALERT_HANDLER_CLASSA_ACCUM_THRESH
- 4'b 1111, // index[264] ALERT_HANDLER_CLASSA_TIMEOUT_CYC
- 4'b 1111, // index[265] ALERT_HANDLER_CLASSA_PHASE0_CYC
- 4'b 1111, // index[266] ALERT_HANDLER_CLASSA_PHASE1_CYC
- 4'b 1111, // index[267] ALERT_HANDLER_CLASSA_PHASE2_CYC
- 4'b 1111, // index[268] ALERT_HANDLER_CLASSA_PHASE3_CYC
- 4'b 1111, // index[269] ALERT_HANDLER_CLASSA_ESC_CNT
- 4'b 0001, // index[270] ALERT_HANDLER_CLASSA_STATE
- 4'b 0001, // index[271] ALERT_HANDLER_CLASSB_REGWEN
- 4'b 0011, // index[272] ALERT_HANDLER_CLASSB_CTRL
- 4'b 0001, // index[273] ALERT_HANDLER_CLASSB_CLR_REGWEN
- 4'b 0001, // index[274] ALERT_HANDLER_CLASSB_CLR
- 4'b 0011, // index[275] ALERT_HANDLER_CLASSB_ACCUM_CNT
- 4'b 0011, // index[276] ALERT_HANDLER_CLASSB_ACCUM_THRESH
- 4'b 1111, // index[277] ALERT_HANDLER_CLASSB_TIMEOUT_CYC
- 4'b 1111, // index[278] ALERT_HANDLER_CLASSB_PHASE0_CYC
- 4'b 1111, // index[279] ALERT_HANDLER_CLASSB_PHASE1_CYC
- 4'b 1111, // index[280] ALERT_HANDLER_CLASSB_PHASE2_CYC
- 4'b 1111, // index[281] ALERT_HANDLER_CLASSB_PHASE3_CYC
- 4'b 1111, // index[282] ALERT_HANDLER_CLASSB_ESC_CNT
- 4'b 0001, // index[283] ALERT_HANDLER_CLASSB_STATE
- 4'b 0001, // index[284] ALERT_HANDLER_CLASSC_REGWEN
- 4'b 0011, // index[285] ALERT_HANDLER_CLASSC_CTRL
- 4'b 0001, // index[286] ALERT_HANDLER_CLASSC_CLR_REGWEN
- 4'b 0001, // index[287] ALERT_HANDLER_CLASSC_CLR
- 4'b 0011, // index[288] ALERT_HANDLER_CLASSC_ACCUM_CNT
- 4'b 0011, // index[289] ALERT_HANDLER_CLASSC_ACCUM_THRESH
- 4'b 1111, // index[290] ALERT_HANDLER_CLASSC_TIMEOUT_CYC
- 4'b 1111, // index[291] ALERT_HANDLER_CLASSC_PHASE0_CYC
- 4'b 1111, // index[292] ALERT_HANDLER_CLASSC_PHASE1_CYC
- 4'b 1111, // index[293] ALERT_HANDLER_CLASSC_PHASE2_CYC
- 4'b 1111, // index[294] ALERT_HANDLER_CLASSC_PHASE3_CYC
- 4'b 1111, // index[295] ALERT_HANDLER_CLASSC_ESC_CNT
- 4'b 0001, // index[296] ALERT_HANDLER_CLASSC_STATE
- 4'b 0001, // index[297] ALERT_HANDLER_CLASSD_REGWEN
- 4'b 0011, // index[298] ALERT_HANDLER_CLASSD_CTRL
- 4'b 0001, // index[299] ALERT_HANDLER_CLASSD_CLR_REGWEN
- 4'b 0001, // index[300] ALERT_HANDLER_CLASSD_CLR
- 4'b 0011, // index[301] ALERT_HANDLER_CLASSD_ACCUM_CNT
- 4'b 0011, // index[302] ALERT_HANDLER_CLASSD_ACCUM_THRESH
- 4'b 1111, // index[303] ALERT_HANDLER_CLASSD_TIMEOUT_CYC
- 4'b 1111, // index[304] ALERT_HANDLER_CLASSD_PHASE0_CYC
- 4'b 1111, // index[305] ALERT_HANDLER_CLASSD_PHASE1_CYC
- 4'b 1111, // index[306] ALERT_HANDLER_CLASSD_PHASE2_CYC
- 4'b 1111, // index[307] ALERT_HANDLER_CLASSD_PHASE3_CYC
- 4'b 1111, // index[308] ALERT_HANDLER_CLASSD_ESC_CNT
- 4'b 0001 // index[309] ALERT_HANDLER_CLASSD_STATE
+ 4'b 0001, // index[ 64] ALERT_HANDLER_ALERT_REGWEN_58
+ 4'b 0001, // index[ 65] ALERT_HANDLER_ALERT_EN_0
+ 4'b 0001, // index[ 66] ALERT_HANDLER_ALERT_EN_1
+ 4'b 0001, // index[ 67] ALERT_HANDLER_ALERT_EN_2
+ 4'b 0001, // index[ 68] ALERT_HANDLER_ALERT_EN_3
+ 4'b 0001, // index[ 69] ALERT_HANDLER_ALERT_EN_4
+ 4'b 0001, // index[ 70] ALERT_HANDLER_ALERT_EN_5
+ 4'b 0001, // index[ 71] ALERT_HANDLER_ALERT_EN_6
+ 4'b 0001, // index[ 72] ALERT_HANDLER_ALERT_EN_7
+ 4'b 0001, // index[ 73] ALERT_HANDLER_ALERT_EN_8
+ 4'b 0001, // index[ 74] ALERT_HANDLER_ALERT_EN_9
+ 4'b 0001, // index[ 75] ALERT_HANDLER_ALERT_EN_10
+ 4'b 0001, // index[ 76] ALERT_HANDLER_ALERT_EN_11
+ 4'b 0001, // index[ 77] ALERT_HANDLER_ALERT_EN_12
+ 4'b 0001, // index[ 78] ALERT_HANDLER_ALERT_EN_13
+ 4'b 0001, // index[ 79] ALERT_HANDLER_ALERT_EN_14
+ 4'b 0001, // index[ 80] ALERT_HANDLER_ALERT_EN_15
+ 4'b 0001, // index[ 81] ALERT_HANDLER_ALERT_EN_16
+ 4'b 0001, // index[ 82] ALERT_HANDLER_ALERT_EN_17
+ 4'b 0001, // index[ 83] ALERT_HANDLER_ALERT_EN_18
+ 4'b 0001, // index[ 84] ALERT_HANDLER_ALERT_EN_19
+ 4'b 0001, // index[ 85] ALERT_HANDLER_ALERT_EN_20
+ 4'b 0001, // index[ 86] ALERT_HANDLER_ALERT_EN_21
+ 4'b 0001, // index[ 87] ALERT_HANDLER_ALERT_EN_22
+ 4'b 0001, // index[ 88] ALERT_HANDLER_ALERT_EN_23
+ 4'b 0001, // index[ 89] ALERT_HANDLER_ALERT_EN_24
+ 4'b 0001, // index[ 90] ALERT_HANDLER_ALERT_EN_25
+ 4'b 0001, // index[ 91] ALERT_HANDLER_ALERT_EN_26
+ 4'b 0001, // index[ 92] ALERT_HANDLER_ALERT_EN_27
+ 4'b 0001, // index[ 93] ALERT_HANDLER_ALERT_EN_28
+ 4'b 0001, // index[ 94] ALERT_HANDLER_ALERT_EN_29
+ 4'b 0001, // index[ 95] ALERT_HANDLER_ALERT_EN_30
+ 4'b 0001, // index[ 96] ALERT_HANDLER_ALERT_EN_31
+ 4'b 0001, // index[ 97] ALERT_HANDLER_ALERT_EN_32
+ 4'b 0001, // index[ 98] ALERT_HANDLER_ALERT_EN_33
+ 4'b 0001, // index[ 99] ALERT_HANDLER_ALERT_EN_34
+ 4'b 0001, // index[100] ALERT_HANDLER_ALERT_EN_35
+ 4'b 0001, // index[101] ALERT_HANDLER_ALERT_EN_36
+ 4'b 0001, // index[102] ALERT_HANDLER_ALERT_EN_37
+ 4'b 0001, // index[103] ALERT_HANDLER_ALERT_EN_38
+ 4'b 0001, // index[104] ALERT_HANDLER_ALERT_EN_39
+ 4'b 0001, // index[105] ALERT_HANDLER_ALERT_EN_40
+ 4'b 0001, // index[106] ALERT_HANDLER_ALERT_EN_41
+ 4'b 0001, // index[107] ALERT_HANDLER_ALERT_EN_42
+ 4'b 0001, // index[108] ALERT_HANDLER_ALERT_EN_43
+ 4'b 0001, // index[109] ALERT_HANDLER_ALERT_EN_44
+ 4'b 0001, // index[110] ALERT_HANDLER_ALERT_EN_45
+ 4'b 0001, // index[111] ALERT_HANDLER_ALERT_EN_46
+ 4'b 0001, // index[112] ALERT_HANDLER_ALERT_EN_47
+ 4'b 0001, // index[113] ALERT_HANDLER_ALERT_EN_48
+ 4'b 0001, // index[114] ALERT_HANDLER_ALERT_EN_49
+ 4'b 0001, // index[115] ALERT_HANDLER_ALERT_EN_50
+ 4'b 0001, // index[116] ALERT_HANDLER_ALERT_EN_51
+ 4'b 0001, // index[117] ALERT_HANDLER_ALERT_EN_52
+ 4'b 0001, // index[118] ALERT_HANDLER_ALERT_EN_53
+ 4'b 0001, // index[119] ALERT_HANDLER_ALERT_EN_54
+ 4'b 0001, // index[120] ALERT_HANDLER_ALERT_EN_55
+ 4'b 0001, // index[121] ALERT_HANDLER_ALERT_EN_56
+ 4'b 0001, // index[122] ALERT_HANDLER_ALERT_EN_57
+ 4'b 0001, // index[123] ALERT_HANDLER_ALERT_EN_58
+ 4'b 0001, // index[124] ALERT_HANDLER_ALERT_CLASS_0
+ 4'b 0001, // index[125] ALERT_HANDLER_ALERT_CLASS_1
+ 4'b 0001, // index[126] ALERT_HANDLER_ALERT_CLASS_2
+ 4'b 0001, // index[127] ALERT_HANDLER_ALERT_CLASS_3
+ 4'b 0001, // index[128] ALERT_HANDLER_ALERT_CLASS_4
+ 4'b 0001, // index[129] ALERT_HANDLER_ALERT_CLASS_5
+ 4'b 0001, // index[130] ALERT_HANDLER_ALERT_CLASS_6
+ 4'b 0001, // index[131] ALERT_HANDLER_ALERT_CLASS_7
+ 4'b 0001, // index[132] ALERT_HANDLER_ALERT_CLASS_8
+ 4'b 0001, // index[133] ALERT_HANDLER_ALERT_CLASS_9
+ 4'b 0001, // index[134] ALERT_HANDLER_ALERT_CLASS_10
+ 4'b 0001, // index[135] ALERT_HANDLER_ALERT_CLASS_11
+ 4'b 0001, // index[136] ALERT_HANDLER_ALERT_CLASS_12
+ 4'b 0001, // index[137] ALERT_HANDLER_ALERT_CLASS_13
+ 4'b 0001, // index[138] ALERT_HANDLER_ALERT_CLASS_14
+ 4'b 0001, // index[139] ALERT_HANDLER_ALERT_CLASS_15
+ 4'b 0001, // index[140] ALERT_HANDLER_ALERT_CLASS_16
+ 4'b 0001, // index[141] ALERT_HANDLER_ALERT_CLASS_17
+ 4'b 0001, // index[142] ALERT_HANDLER_ALERT_CLASS_18
+ 4'b 0001, // index[143] ALERT_HANDLER_ALERT_CLASS_19
+ 4'b 0001, // index[144] ALERT_HANDLER_ALERT_CLASS_20
+ 4'b 0001, // index[145] ALERT_HANDLER_ALERT_CLASS_21
+ 4'b 0001, // index[146] ALERT_HANDLER_ALERT_CLASS_22
+ 4'b 0001, // index[147] ALERT_HANDLER_ALERT_CLASS_23
+ 4'b 0001, // index[148] ALERT_HANDLER_ALERT_CLASS_24
+ 4'b 0001, // index[149] ALERT_HANDLER_ALERT_CLASS_25
+ 4'b 0001, // index[150] ALERT_HANDLER_ALERT_CLASS_26
+ 4'b 0001, // index[151] ALERT_HANDLER_ALERT_CLASS_27
+ 4'b 0001, // index[152] ALERT_HANDLER_ALERT_CLASS_28
+ 4'b 0001, // index[153] ALERT_HANDLER_ALERT_CLASS_29
+ 4'b 0001, // index[154] ALERT_HANDLER_ALERT_CLASS_30
+ 4'b 0001, // index[155] ALERT_HANDLER_ALERT_CLASS_31
+ 4'b 0001, // index[156] ALERT_HANDLER_ALERT_CLASS_32
+ 4'b 0001, // index[157] ALERT_HANDLER_ALERT_CLASS_33
+ 4'b 0001, // index[158] ALERT_HANDLER_ALERT_CLASS_34
+ 4'b 0001, // index[159] ALERT_HANDLER_ALERT_CLASS_35
+ 4'b 0001, // index[160] ALERT_HANDLER_ALERT_CLASS_36
+ 4'b 0001, // index[161] ALERT_HANDLER_ALERT_CLASS_37
+ 4'b 0001, // index[162] ALERT_HANDLER_ALERT_CLASS_38
+ 4'b 0001, // index[163] ALERT_HANDLER_ALERT_CLASS_39
+ 4'b 0001, // index[164] ALERT_HANDLER_ALERT_CLASS_40
+ 4'b 0001, // index[165] ALERT_HANDLER_ALERT_CLASS_41
+ 4'b 0001, // index[166] ALERT_HANDLER_ALERT_CLASS_42
+ 4'b 0001, // index[167] ALERT_HANDLER_ALERT_CLASS_43
+ 4'b 0001, // index[168] ALERT_HANDLER_ALERT_CLASS_44
+ 4'b 0001, // index[169] ALERT_HANDLER_ALERT_CLASS_45
+ 4'b 0001, // index[170] ALERT_HANDLER_ALERT_CLASS_46
+ 4'b 0001, // index[171] ALERT_HANDLER_ALERT_CLASS_47
+ 4'b 0001, // index[172] ALERT_HANDLER_ALERT_CLASS_48
+ 4'b 0001, // index[173] ALERT_HANDLER_ALERT_CLASS_49
+ 4'b 0001, // index[174] ALERT_HANDLER_ALERT_CLASS_50
+ 4'b 0001, // index[175] ALERT_HANDLER_ALERT_CLASS_51
+ 4'b 0001, // index[176] ALERT_HANDLER_ALERT_CLASS_52
+ 4'b 0001, // index[177] ALERT_HANDLER_ALERT_CLASS_53
+ 4'b 0001, // index[178] ALERT_HANDLER_ALERT_CLASS_54
+ 4'b 0001, // index[179] ALERT_HANDLER_ALERT_CLASS_55
+ 4'b 0001, // index[180] ALERT_HANDLER_ALERT_CLASS_56
+ 4'b 0001, // index[181] ALERT_HANDLER_ALERT_CLASS_57
+ 4'b 0001, // index[182] ALERT_HANDLER_ALERT_CLASS_58
+ 4'b 0001, // index[183] ALERT_HANDLER_ALERT_CAUSE_0
+ 4'b 0001, // index[184] ALERT_HANDLER_ALERT_CAUSE_1
+ 4'b 0001, // index[185] ALERT_HANDLER_ALERT_CAUSE_2
+ 4'b 0001, // index[186] ALERT_HANDLER_ALERT_CAUSE_3
+ 4'b 0001, // index[187] ALERT_HANDLER_ALERT_CAUSE_4
+ 4'b 0001, // index[188] ALERT_HANDLER_ALERT_CAUSE_5
+ 4'b 0001, // index[189] ALERT_HANDLER_ALERT_CAUSE_6
+ 4'b 0001, // index[190] ALERT_HANDLER_ALERT_CAUSE_7
+ 4'b 0001, // index[191] ALERT_HANDLER_ALERT_CAUSE_8
+ 4'b 0001, // index[192] ALERT_HANDLER_ALERT_CAUSE_9
+ 4'b 0001, // index[193] ALERT_HANDLER_ALERT_CAUSE_10
+ 4'b 0001, // index[194] ALERT_HANDLER_ALERT_CAUSE_11
+ 4'b 0001, // index[195] ALERT_HANDLER_ALERT_CAUSE_12
+ 4'b 0001, // index[196] ALERT_HANDLER_ALERT_CAUSE_13
+ 4'b 0001, // index[197] ALERT_HANDLER_ALERT_CAUSE_14
+ 4'b 0001, // index[198] ALERT_HANDLER_ALERT_CAUSE_15
+ 4'b 0001, // index[199] ALERT_HANDLER_ALERT_CAUSE_16
+ 4'b 0001, // index[200] ALERT_HANDLER_ALERT_CAUSE_17
+ 4'b 0001, // index[201] ALERT_HANDLER_ALERT_CAUSE_18
+ 4'b 0001, // index[202] ALERT_HANDLER_ALERT_CAUSE_19
+ 4'b 0001, // index[203] ALERT_HANDLER_ALERT_CAUSE_20
+ 4'b 0001, // index[204] ALERT_HANDLER_ALERT_CAUSE_21
+ 4'b 0001, // index[205] ALERT_HANDLER_ALERT_CAUSE_22
+ 4'b 0001, // index[206] ALERT_HANDLER_ALERT_CAUSE_23
+ 4'b 0001, // index[207] ALERT_HANDLER_ALERT_CAUSE_24
+ 4'b 0001, // index[208] ALERT_HANDLER_ALERT_CAUSE_25
+ 4'b 0001, // index[209] ALERT_HANDLER_ALERT_CAUSE_26
+ 4'b 0001, // index[210] ALERT_HANDLER_ALERT_CAUSE_27
+ 4'b 0001, // index[211] ALERT_HANDLER_ALERT_CAUSE_28
+ 4'b 0001, // index[212] ALERT_HANDLER_ALERT_CAUSE_29
+ 4'b 0001, // index[213] ALERT_HANDLER_ALERT_CAUSE_30
+ 4'b 0001, // index[214] ALERT_HANDLER_ALERT_CAUSE_31
+ 4'b 0001, // index[215] ALERT_HANDLER_ALERT_CAUSE_32
+ 4'b 0001, // index[216] ALERT_HANDLER_ALERT_CAUSE_33
+ 4'b 0001, // index[217] ALERT_HANDLER_ALERT_CAUSE_34
+ 4'b 0001, // index[218] ALERT_HANDLER_ALERT_CAUSE_35
+ 4'b 0001, // index[219] ALERT_HANDLER_ALERT_CAUSE_36
+ 4'b 0001, // index[220] ALERT_HANDLER_ALERT_CAUSE_37
+ 4'b 0001, // index[221] ALERT_HANDLER_ALERT_CAUSE_38
+ 4'b 0001, // index[222] ALERT_HANDLER_ALERT_CAUSE_39
+ 4'b 0001, // index[223] ALERT_HANDLER_ALERT_CAUSE_40
+ 4'b 0001, // index[224] ALERT_HANDLER_ALERT_CAUSE_41
+ 4'b 0001, // index[225] ALERT_HANDLER_ALERT_CAUSE_42
+ 4'b 0001, // index[226] ALERT_HANDLER_ALERT_CAUSE_43
+ 4'b 0001, // index[227] ALERT_HANDLER_ALERT_CAUSE_44
+ 4'b 0001, // index[228] ALERT_HANDLER_ALERT_CAUSE_45
+ 4'b 0001, // index[229] ALERT_HANDLER_ALERT_CAUSE_46
+ 4'b 0001, // index[230] ALERT_HANDLER_ALERT_CAUSE_47
+ 4'b 0001, // index[231] ALERT_HANDLER_ALERT_CAUSE_48
+ 4'b 0001, // index[232] ALERT_HANDLER_ALERT_CAUSE_49
+ 4'b 0001, // index[233] ALERT_HANDLER_ALERT_CAUSE_50
+ 4'b 0001, // index[234] ALERT_HANDLER_ALERT_CAUSE_51
+ 4'b 0001, // index[235] ALERT_HANDLER_ALERT_CAUSE_52
+ 4'b 0001, // index[236] ALERT_HANDLER_ALERT_CAUSE_53
+ 4'b 0001, // index[237] ALERT_HANDLER_ALERT_CAUSE_54
+ 4'b 0001, // index[238] ALERT_HANDLER_ALERT_CAUSE_55
+ 4'b 0001, // index[239] ALERT_HANDLER_ALERT_CAUSE_56
+ 4'b 0001, // index[240] ALERT_HANDLER_ALERT_CAUSE_57
+ 4'b 0001, // index[241] ALERT_HANDLER_ALERT_CAUSE_58
+ 4'b 0001, // index[242] ALERT_HANDLER_LOC_ALERT_REGWEN_0
+ 4'b 0001, // index[243] ALERT_HANDLER_LOC_ALERT_REGWEN_1
+ 4'b 0001, // index[244] ALERT_HANDLER_LOC_ALERT_REGWEN_2
+ 4'b 0001, // index[245] ALERT_HANDLER_LOC_ALERT_REGWEN_3
+ 4'b 0001, // index[246] ALERT_HANDLER_LOC_ALERT_REGWEN_4
+ 4'b 0001, // index[247] ALERT_HANDLER_LOC_ALERT_EN_0
+ 4'b 0001, // index[248] ALERT_HANDLER_LOC_ALERT_EN_1
+ 4'b 0001, // index[249] ALERT_HANDLER_LOC_ALERT_EN_2
+ 4'b 0001, // index[250] ALERT_HANDLER_LOC_ALERT_EN_3
+ 4'b 0001, // index[251] ALERT_HANDLER_LOC_ALERT_EN_4
+ 4'b 0001, // index[252] ALERT_HANDLER_LOC_ALERT_CLASS_0
+ 4'b 0001, // index[253] ALERT_HANDLER_LOC_ALERT_CLASS_1
+ 4'b 0001, // index[254] ALERT_HANDLER_LOC_ALERT_CLASS_2
+ 4'b 0001, // index[255] ALERT_HANDLER_LOC_ALERT_CLASS_3
+ 4'b 0001, // index[256] ALERT_HANDLER_LOC_ALERT_CLASS_4
+ 4'b 0001, // index[257] ALERT_HANDLER_LOC_ALERT_CAUSE_0
+ 4'b 0001, // index[258] ALERT_HANDLER_LOC_ALERT_CAUSE_1
+ 4'b 0001, // index[259] ALERT_HANDLER_LOC_ALERT_CAUSE_2
+ 4'b 0001, // index[260] ALERT_HANDLER_LOC_ALERT_CAUSE_3
+ 4'b 0001, // index[261] ALERT_HANDLER_LOC_ALERT_CAUSE_4
+ 4'b 0001, // index[262] ALERT_HANDLER_CLASSA_REGWEN
+ 4'b 0011, // index[263] ALERT_HANDLER_CLASSA_CTRL
+ 4'b 0001, // index[264] ALERT_HANDLER_CLASSA_CLR_REGWEN
+ 4'b 0001, // index[265] ALERT_HANDLER_CLASSA_CLR
+ 4'b 0011, // index[266] ALERT_HANDLER_CLASSA_ACCUM_CNT
+ 4'b 0011, // index[267] ALERT_HANDLER_CLASSA_ACCUM_THRESH
+ 4'b 1111, // index[268] ALERT_HANDLER_CLASSA_TIMEOUT_CYC
+ 4'b 1111, // index[269] ALERT_HANDLER_CLASSA_PHASE0_CYC
+ 4'b 1111, // index[270] ALERT_HANDLER_CLASSA_PHASE1_CYC
+ 4'b 1111, // index[271] ALERT_HANDLER_CLASSA_PHASE2_CYC
+ 4'b 1111, // index[272] ALERT_HANDLER_CLASSA_PHASE3_CYC
+ 4'b 1111, // index[273] ALERT_HANDLER_CLASSA_ESC_CNT
+ 4'b 0001, // index[274] ALERT_HANDLER_CLASSA_STATE
+ 4'b 0001, // index[275] ALERT_HANDLER_CLASSB_REGWEN
+ 4'b 0011, // index[276] ALERT_HANDLER_CLASSB_CTRL
+ 4'b 0001, // index[277] ALERT_HANDLER_CLASSB_CLR_REGWEN
+ 4'b 0001, // index[278] ALERT_HANDLER_CLASSB_CLR
+ 4'b 0011, // index[279] ALERT_HANDLER_CLASSB_ACCUM_CNT
+ 4'b 0011, // index[280] ALERT_HANDLER_CLASSB_ACCUM_THRESH
+ 4'b 1111, // index[281] ALERT_HANDLER_CLASSB_TIMEOUT_CYC
+ 4'b 1111, // index[282] ALERT_HANDLER_CLASSB_PHASE0_CYC
+ 4'b 1111, // index[283] ALERT_HANDLER_CLASSB_PHASE1_CYC
+ 4'b 1111, // index[284] ALERT_HANDLER_CLASSB_PHASE2_CYC
+ 4'b 1111, // index[285] ALERT_HANDLER_CLASSB_PHASE3_CYC
+ 4'b 1111, // index[286] ALERT_HANDLER_CLASSB_ESC_CNT
+ 4'b 0001, // index[287] ALERT_HANDLER_CLASSB_STATE
+ 4'b 0001, // index[288] ALERT_HANDLER_CLASSC_REGWEN
+ 4'b 0011, // index[289] ALERT_HANDLER_CLASSC_CTRL
+ 4'b 0001, // index[290] ALERT_HANDLER_CLASSC_CLR_REGWEN
+ 4'b 0001, // index[291] ALERT_HANDLER_CLASSC_CLR
+ 4'b 0011, // index[292] ALERT_HANDLER_CLASSC_ACCUM_CNT
+ 4'b 0011, // index[293] ALERT_HANDLER_CLASSC_ACCUM_THRESH
+ 4'b 1111, // index[294] ALERT_HANDLER_CLASSC_TIMEOUT_CYC
+ 4'b 1111, // index[295] ALERT_HANDLER_CLASSC_PHASE0_CYC
+ 4'b 1111, // index[296] ALERT_HANDLER_CLASSC_PHASE1_CYC
+ 4'b 1111, // index[297] ALERT_HANDLER_CLASSC_PHASE2_CYC
+ 4'b 1111, // index[298] ALERT_HANDLER_CLASSC_PHASE3_CYC
+ 4'b 1111, // index[299] ALERT_HANDLER_CLASSC_ESC_CNT
+ 4'b 0001, // index[300] ALERT_HANDLER_CLASSC_STATE
+ 4'b 0001, // index[301] ALERT_HANDLER_CLASSD_REGWEN
+ 4'b 0011, // index[302] ALERT_HANDLER_CLASSD_CTRL
+ 4'b 0001, // index[303] ALERT_HANDLER_CLASSD_CLR_REGWEN
+ 4'b 0001, // index[304] ALERT_HANDLER_CLASSD_CLR
+ 4'b 0011, // index[305] ALERT_HANDLER_CLASSD_ACCUM_CNT
+ 4'b 0011, // index[306] ALERT_HANDLER_CLASSD_ACCUM_THRESH
+ 4'b 1111, // index[307] ALERT_HANDLER_CLASSD_TIMEOUT_CYC
+ 4'b 1111, // index[308] ALERT_HANDLER_CLASSD_PHASE0_CYC
+ 4'b 1111, // index[309] ALERT_HANDLER_CLASSD_PHASE1_CYC
+ 4'b 1111, // index[310] ALERT_HANDLER_CLASSD_PHASE2_CYC
+ 4'b 1111, // index[311] ALERT_HANDLER_CLASSD_PHASE3_CYC
+ 4'b 1111, // index[312] ALERT_HANDLER_CLASSD_ESC_CNT
+ 4'b 0001 // index[313] ALERT_HANDLER_CLASSD_STATE
};
endpackage
diff --git a/hw/top_earlgrey/ip/alert_handler/rtl/autogen/alert_handler_reg_top.sv b/hw/top_earlgrey/ip/alert_handler/rtl/autogen/alert_handler_reg_top.sv
index 67fab83..01915b9 100644
--- a/hw/top_earlgrey/ip/alert_handler/rtl/autogen/alert_handler_reg_top.sv
+++ b/hw/top_earlgrey/ip/alert_handler/rtl/autogen/alert_handler_reg_top.sv
@@ -310,6 +310,9 @@
logic alert_regwen_57_we;
logic alert_regwen_57_qs;
logic alert_regwen_57_wd;
+ logic alert_regwen_58_we;
+ logic alert_regwen_58_qs;
+ logic alert_regwen_58_wd;
logic alert_en_0_we;
logic alert_en_0_qs;
logic alert_en_0_wd;
@@ -484,6 +487,9 @@
logic alert_en_57_we;
logic alert_en_57_qs;
logic alert_en_57_wd;
+ logic alert_en_58_we;
+ logic alert_en_58_qs;
+ logic alert_en_58_wd;
logic alert_class_0_we;
logic [1:0] alert_class_0_qs;
logic [1:0] alert_class_0_wd;
@@ -658,6 +664,9 @@
logic alert_class_57_we;
logic [1:0] alert_class_57_qs;
logic [1:0] alert_class_57_wd;
+ logic alert_class_58_we;
+ logic [1:0] alert_class_58_qs;
+ logic [1:0] alert_class_58_wd;
logic alert_cause_0_we;
logic alert_cause_0_qs;
logic alert_cause_0_wd;
@@ -832,6 +841,9 @@
logic alert_cause_57_we;
logic alert_cause_57_qs;
logic alert_cause_57_wd;
+ logic alert_cause_58_we;
+ logic alert_cause_58_qs;
+ logic alert_cause_58_wd;
logic loc_alert_regwen_0_we;
logic loc_alert_regwen_0_qs;
logic loc_alert_regwen_0_wd;
@@ -3028,6 +3040,33 @@
.qs (alert_regwen_57_qs)
);
+ // Subregister 58 of Multireg alert_regwen
+ // R[alert_regwen_58]: V(False)
+
+ prim_subreg #(
+ .DW (1),
+ .SWACCESS("W0C"),
+ .RESVAL (1'h1)
+ ) u_alert_regwen_58 (
+ .clk_i (clk_i),
+ .rst_ni (rst_ni),
+
+ // from register interface
+ .we (alert_regwen_58_we),
+ .wd (alert_regwen_58_wd),
+
+ // from internal hardware
+ .de (1'b0),
+ .d ('0),
+
+ // to internal hardware
+ .qe (),
+ .q (reg2hw.alert_regwen[58].q),
+
+ // to register interface (read)
+ .qs (alert_regwen_58_qs)
+ );
+
// Subregister 0 of Multireg alert_en
@@ -4596,6 +4635,33 @@
.qs (alert_en_57_qs)
);
+ // Subregister 58 of Multireg alert_en
+ // R[alert_en_58]: V(False)
+
+ prim_subreg #(
+ .DW (1),
+ .SWACCESS("RW"),
+ .RESVAL (1'h0)
+ ) u_alert_en_58 (
+ .clk_i (clk_i),
+ .rst_ni (rst_ni),
+
+ // from register interface
+ .we (alert_en_58_we & alert_regwen_58_qs),
+ .wd (alert_en_58_wd),
+
+ // from internal hardware
+ .de (1'b0),
+ .d ('0),
+
+ // to internal hardware
+ .qe (),
+ .q (reg2hw.alert_en[58].q),
+
+ // to register interface (read)
+ .qs (alert_en_58_qs)
+ );
+
// Subregister 0 of Multireg alert_class
@@ -6164,6 +6230,33 @@
.qs (alert_class_57_qs)
);
+ // Subregister 58 of Multireg alert_class
+ // R[alert_class_58]: V(False)
+
+ prim_subreg #(
+ .DW (2),
+ .SWACCESS("RW"),
+ .RESVAL (2'h0)
+ ) u_alert_class_58 (
+ .clk_i (clk_i),
+ .rst_ni (rst_ni),
+
+ // from register interface
+ .we (alert_class_58_we & alert_regwen_58_qs),
+ .wd (alert_class_58_wd),
+
+ // from internal hardware
+ .de (1'b0),
+ .d ('0),
+
+ // to internal hardware
+ .qe (),
+ .q (reg2hw.alert_class[58].q),
+
+ // to register interface (read)
+ .qs (alert_class_58_qs)
+ );
+
// Subregister 0 of Multireg alert_cause
@@ -7732,6 +7825,33 @@
.qs (alert_cause_57_qs)
);
+ // Subregister 58 of Multireg alert_cause
+ // R[alert_cause_58]: V(False)
+
+ prim_subreg #(
+ .DW (1),
+ .SWACCESS("W1C"),
+ .RESVAL (1'h0)
+ ) u_alert_cause_58 (
+ .clk_i (clk_i),
+ .rst_ni (rst_ni),
+
+ // from register interface
+ .we (alert_cause_58_we),
+ .wd (alert_cause_58_wd),
+
+ // from internal hardware
+ .de (hw2reg.alert_cause[58].de),
+ .d (hw2reg.alert_cause[58].d),
+
+ // to internal hardware
+ .qe (),
+ .q (reg2hw.alert_cause[58].q),
+
+ // to register interface (read)
+ .qs (alert_cause_58_qs)
+ );
+
// Subregister 0 of Multireg loc_alert_regwen
@@ -10495,7 +10615,7 @@
- logic [309:0] addr_hit;
+ logic [313:0] addr_hit;
always_comb begin
addr_hit = '0;
addr_hit[ 0] = (reg_addr == ALERT_HANDLER_INTR_STATE_OFFSET);
@@ -10562,252 +10682,256 @@
addr_hit[ 61] = (reg_addr == ALERT_HANDLER_ALERT_REGWEN_55_OFFSET);
addr_hit[ 62] = (reg_addr == ALERT_HANDLER_ALERT_REGWEN_56_OFFSET);
addr_hit[ 63] = (reg_addr == ALERT_HANDLER_ALERT_REGWEN_57_OFFSET);
- addr_hit[ 64] = (reg_addr == ALERT_HANDLER_ALERT_EN_0_OFFSET);
- addr_hit[ 65] = (reg_addr == ALERT_HANDLER_ALERT_EN_1_OFFSET);
- addr_hit[ 66] = (reg_addr == ALERT_HANDLER_ALERT_EN_2_OFFSET);
- addr_hit[ 67] = (reg_addr == ALERT_HANDLER_ALERT_EN_3_OFFSET);
- addr_hit[ 68] = (reg_addr == ALERT_HANDLER_ALERT_EN_4_OFFSET);
- addr_hit[ 69] = (reg_addr == ALERT_HANDLER_ALERT_EN_5_OFFSET);
- addr_hit[ 70] = (reg_addr == ALERT_HANDLER_ALERT_EN_6_OFFSET);
- addr_hit[ 71] = (reg_addr == ALERT_HANDLER_ALERT_EN_7_OFFSET);
- addr_hit[ 72] = (reg_addr == ALERT_HANDLER_ALERT_EN_8_OFFSET);
- addr_hit[ 73] = (reg_addr == ALERT_HANDLER_ALERT_EN_9_OFFSET);
- addr_hit[ 74] = (reg_addr == ALERT_HANDLER_ALERT_EN_10_OFFSET);
- addr_hit[ 75] = (reg_addr == ALERT_HANDLER_ALERT_EN_11_OFFSET);
- addr_hit[ 76] = (reg_addr == ALERT_HANDLER_ALERT_EN_12_OFFSET);
- addr_hit[ 77] = (reg_addr == ALERT_HANDLER_ALERT_EN_13_OFFSET);
- addr_hit[ 78] = (reg_addr == ALERT_HANDLER_ALERT_EN_14_OFFSET);
- addr_hit[ 79] = (reg_addr == ALERT_HANDLER_ALERT_EN_15_OFFSET);
- addr_hit[ 80] = (reg_addr == ALERT_HANDLER_ALERT_EN_16_OFFSET);
- addr_hit[ 81] = (reg_addr == ALERT_HANDLER_ALERT_EN_17_OFFSET);
- addr_hit[ 82] = (reg_addr == ALERT_HANDLER_ALERT_EN_18_OFFSET);
- addr_hit[ 83] = (reg_addr == ALERT_HANDLER_ALERT_EN_19_OFFSET);
- addr_hit[ 84] = (reg_addr == ALERT_HANDLER_ALERT_EN_20_OFFSET);
- addr_hit[ 85] = (reg_addr == ALERT_HANDLER_ALERT_EN_21_OFFSET);
- addr_hit[ 86] = (reg_addr == ALERT_HANDLER_ALERT_EN_22_OFFSET);
- addr_hit[ 87] = (reg_addr == ALERT_HANDLER_ALERT_EN_23_OFFSET);
- addr_hit[ 88] = (reg_addr == ALERT_HANDLER_ALERT_EN_24_OFFSET);
- addr_hit[ 89] = (reg_addr == ALERT_HANDLER_ALERT_EN_25_OFFSET);
- addr_hit[ 90] = (reg_addr == ALERT_HANDLER_ALERT_EN_26_OFFSET);
- addr_hit[ 91] = (reg_addr == ALERT_HANDLER_ALERT_EN_27_OFFSET);
- addr_hit[ 92] = (reg_addr == ALERT_HANDLER_ALERT_EN_28_OFFSET);
- addr_hit[ 93] = (reg_addr == ALERT_HANDLER_ALERT_EN_29_OFFSET);
- addr_hit[ 94] = (reg_addr == ALERT_HANDLER_ALERT_EN_30_OFFSET);
- addr_hit[ 95] = (reg_addr == ALERT_HANDLER_ALERT_EN_31_OFFSET);
- addr_hit[ 96] = (reg_addr == ALERT_HANDLER_ALERT_EN_32_OFFSET);
- addr_hit[ 97] = (reg_addr == ALERT_HANDLER_ALERT_EN_33_OFFSET);
- addr_hit[ 98] = (reg_addr == ALERT_HANDLER_ALERT_EN_34_OFFSET);
- addr_hit[ 99] = (reg_addr == ALERT_HANDLER_ALERT_EN_35_OFFSET);
- addr_hit[100] = (reg_addr == ALERT_HANDLER_ALERT_EN_36_OFFSET);
- addr_hit[101] = (reg_addr == ALERT_HANDLER_ALERT_EN_37_OFFSET);
- addr_hit[102] = (reg_addr == ALERT_HANDLER_ALERT_EN_38_OFFSET);
- addr_hit[103] = (reg_addr == ALERT_HANDLER_ALERT_EN_39_OFFSET);
- addr_hit[104] = (reg_addr == ALERT_HANDLER_ALERT_EN_40_OFFSET);
- addr_hit[105] = (reg_addr == ALERT_HANDLER_ALERT_EN_41_OFFSET);
- addr_hit[106] = (reg_addr == ALERT_HANDLER_ALERT_EN_42_OFFSET);
- addr_hit[107] = (reg_addr == ALERT_HANDLER_ALERT_EN_43_OFFSET);
- addr_hit[108] = (reg_addr == ALERT_HANDLER_ALERT_EN_44_OFFSET);
- addr_hit[109] = (reg_addr == ALERT_HANDLER_ALERT_EN_45_OFFSET);
- addr_hit[110] = (reg_addr == ALERT_HANDLER_ALERT_EN_46_OFFSET);
- addr_hit[111] = (reg_addr == ALERT_HANDLER_ALERT_EN_47_OFFSET);
- addr_hit[112] = (reg_addr == ALERT_HANDLER_ALERT_EN_48_OFFSET);
- addr_hit[113] = (reg_addr == ALERT_HANDLER_ALERT_EN_49_OFFSET);
- addr_hit[114] = (reg_addr == ALERT_HANDLER_ALERT_EN_50_OFFSET);
- addr_hit[115] = (reg_addr == ALERT_HANDLER_ALERT_EN_51_OFFSET);
- addr_hit[116] = (reg_addr == ALERT_HANDLER_ALERT_EN_52_OFFSET);
- addr_hit[117] = (reg_addr == ALERT_HANDLER_ALERT_EN_53_OFFSET);
- addr_hit[118] = (reg_addr == ALERT_HANDLER_ALERT_EN_54_OFFSET);
- addr_hit[119] = (reg_addr == ALERT_HANDLER_ALERT_EN_55_OFFSET);
- addr_hit[120] = (reg_addr == ALERT_HANDLER_ALERT_EN_56_OFFSET);
- addr_hit[121] = (reg_addr == ALERT_HANDLER_ALERT_EN_57_OFFSET);
- addr_hit[122] = (reg_addr == ALERT_HANDLER_ALERT_CLASS_0_OFFSET);
- addr_hit[123] = (reg_addr == ALERT_HANDLER_ALERT_CLASS_1_OFFSET);
- addr_hit[124] = (reg_addr == ALERT_HANDLER_ALERT_CLASS_2_OFFSET);
- addr_hit[125] = (reg_addr == ALERT_HANDLER_ALERT_CLASS_3_OFFSET);
- addr_hit[126] = (reg_addr == ALERT_HANDLER_ALERT_CLASS_4_OFFSET);
- addr_hit[127] = (reg_addr == ALERT_HANDLER_ALERT_CLASS_5_OFFSET);
- addr_hit[128] = (reg_addr == ALERT_HANDLER_ALERT_CLASS_6_OFFSET);
- addr_hit[129] = (reg_addr == ALERT_HANDLER_ALERT_CLASS_7_OFFSET);
- addr_hit[130] = (reg_addr == ALERT_HANDLER_ALERT_CLASS_8_OFFSET);
- addr_hit[131] = (reg_addr == ALERT_HANDLER_ALERT_CLASS_9_OFFSET);
- addr_hit[132] = (reg_addr == ALERT_HANDLER_ALERT_CLASS_10_OFFSET);
- addr_hit[133] = (reg_addr == ALERT_HANDLER_ALERT_CLASS_11_OFFSET);
- addr_hit[134] = (reg_addr == ALERT_HANDLER_ALERT_CLASS_12_OFFSET);
- addr_hit[135] = (reg_addr == ALERT_HANDLER_ALERT_CLASS_13_OFFSET);
- addr_hit[136] = (reg_addr == ALERT_HANDLER_ALERT_CLASS_14_OFFSET);
- addr_hit[137] = (reg_addr == ALERT_HANDLER_ALERT_CLASS_15_OFFSET);
- addr_hit[138] = (reg_addr == ALERT_HANDLER_ALERT_CLASS_16_OFFSET);
- addr_hit[139] = (reg_addr == ALERT_HANDLER_ALERT_CLASS_17_OFFSET);
- addr_hit[140] = (reg_addr == ALERT_HANDLER_ALERT_CLASS_18_OFFSET);
- addr_hit[141] = (reg_addr == ALERT_HANDLER_ALERT_CLASS_19_OFFSET);
- addr_hit[142] = (reg_addr == ALERT_HANDLER_ALERT_CLASS_20_OFFSET);
- addr_hit[143] = (reg_addr == ALERT_HANDLER_ALERT_CLASS_21_OFFSET);
- addr_hit[144] = (reg_addr == ALERT_HANDLER_ALERT_CLASS_22_OFFSET);
- addr_hit[145] = (reg_addr == ALERT_HANDLER_ALERT_CLASS_23_OFFSET);
- addr_hit[146] = (reg_addr == ALERT_HANDLER_ALERT_CLASS_24_OFFSET);
- addr_hit[147] = (reg_addr == ALERT_HANDLER_ALERT_CLASS_25_OFFSET);
- addr_hit[148] = (reg_addr == ALERT_HANDLER_ALERT_CLASS_26_OFFSET);
- addr_hit[149] = (reg_addr == ALERT_HANDLER_ALERT_CLASS_27_OFFSET);
- addr_hit[150] = (reg_addr == ALERT_HANDLER_ALERT_CLASS_28_OFFSET);
- addr_hit[151] = (reg_addr == ALERT_HANDLER_ALERT_CLASS_29_OFFSET);
- addr_hit[152] = (reg_addr == ALERT_HANDLER_ALERT_CLASS_30_OFFSET);
- addr_hit[153] = (reg_addr == ALERT_HANDLER_ALERT_CLASS_31_OFFSET);
- addr_hit[154] = (reg_addr == ALERT_HANDLER_ALERT_CLASS_32_OFFSET);
- addr_hit[155] = (reg_addr == ALERT_HANDLER_ALERT_CLASS_33_OFFSET);
- addr_hit[156] = (reg_addr == ALERT_HANDLER_ALERT_CLASS_34_OFFSET);
- addr_hit[157] = (reg_addr == ALERT_HANDLER_ALERT_CLASS_35_OFFSET);
- addr_hit[158] = (reg_addr == ALERT_HANDLER_ALERT_CLASS_36_OFFSET);
- addr_hit[159] = (reg_addr == ALERT_HANDLER_ALERT_CLASS_37_OFFSET);
- addr_hit[160] = (reg_addr == ALERT_HANDLER_ALERT_CLASS_38_OFFSET);
- addr_hit[161] = (reg_addr == ALERT_HANDLER_ALERT_CLASS_39_OFFSET);
- addr_hit[162] = (reg_addr == ALERT_HANDLER_ALERT_CLASS_40_OFFSET);
- addr_hit[163] = (reg_addr == ALERT_HANDLER_ALERT_CLASS_41_OFFSET);
- addr_hit[164] = (reg_addr == ALERT_HANDLER_ALERT_CLASS_42_OFFSET);
- addr_hit[165] = (reg_addr == ALERT_HANDLER_ALERT_CLASS_43_OFFSET);
- addr_hit[166] = (reg_addr == ALERT_HANDLER_ALERT_CLASS_44_OFFSET);
- addr_hit[167] = (reg_addr == ALERT_HANDLER_ALERT_CLASS_45_OFFSET);
- addr_hit[168] = (reg_addr == ALERT_HANDLER_ALERT_CLASS_46_OFFSET);
- addr_hit[169] = (reg_addr == ALERT_HANDLER_ALERT_CLASS_47_OFFSET);
- addr_hit[170] = (reg_addr == ALERT_HANDLER_ALERT_CLASS_48_OFFSET);
- addr_hit[171] = (reg_addr == ALERT_HANDLER_ALERT_CLASS_49_OFFSET);
- addr_hit[172] = (reg_addr == ALERT_HANDLER_ALERT_CLASS_50_OFFSET);
- addr_hit[173] = (reg_addr == ALERT_HANDLER_ALERT_CLASS_51_OFFSET);
- addr_hit[174] = (reg_addr == ALERT_HANDLER_ALERT_CLASS_52_OFFSET);
- addr_hit[175] = (reg_addr == ALERT_HANDLER_ALERT_CLASS_53_OFFSET);
- addr_hit[176] = (reg_addr == ALERT_HANDLER_ALERT_CLASS_54_OFFSET);
- addr_hit[177] = (reg_addr == ALERT_HANDLER_ALERT_CLASS_55_OFFSET);
- addr_hit[178] = (reg_addr == ALERT_HANDLER_ALERT_CLASS_56_OFFSET);
- addr_hit[179] = (reg_addr == ALERT_HANDLER_ALERT_CLASS_57_OFFSET);
- addr_hit[180] = (reg_addr == ALERT_HANDLER_ALERT_CAUSE_0_OFFSET);
- addr_hit[181] = (reg_addr == ALERT_HANDLER_ALERT_CAUSE_1_OFFSET);
- addr_hit[182] = (reg_addr == ALERT_HANDLER_ALERT_CAUSE_2_OFFSET);
- addr_hit[183] = (reg_addr == ALERT_HANDLER_ALERT_CAUSE_3_OFFSET);
- addr_hit[184] = (reg_addr == ALERT_HANDLER_ALERT_CAUSE_4_OFFSET);
- addr_hit[185] = (reg_addr == ALERT_HANDLER_ALERT_CAUSE_5_OFFSET);
- addr_hit[186] = (reg_addr == ALERT_HANDLER_ALERT_CAUSE_6_OFFSET);
- addr_hit[187] = (reg_addr == ALERT_HANDLER_ALERT_CAUSE_7_OFFSET);
- addr_hit[188] = (reg_addr == ALERT_HANDLER_ALERT_CAUSE_8_OFFSET);
- addr_hit[189] = (reg_addr == ALERT_HANDLER_ALERT_CAUSE_9_OFFSET);
- addr_hit[190] = (reg_addr == ALERT_HANDLER_ALERT_CAUSE_10_OFFSET);
- addr_hit[191] = (reg_addr == ALERT_HANDLER_ALERT_CAUSE_11_OFFSET);
- addr_hit[192] = (reg_addr == ALERT_HANDLER_ALERT_CAUSE_12_OFFSET);
- addr_hit[193] = (reg_addr == ALERT_HANDLER_ALERT_CAUSE_13_OFFSET);
- addr_hit[194] = (reg_addr == ALERT_HANDLER_ALERT_CAUSE_14_OFFSET);
- addr_hit[195] = (reg_addr == ALERT_HANDLER_ALERT_CAUSE_15_OFFSET);
- addr_hit[196] = (reg_addr == ALERT_HANDLER_ALERT_CAUSE_16_OFFSET);
- addr_hit[197] = (reg_addr == ALERT_HANDLER_ALERT_CAUSE_17_OFFSET);
- addr_hit[198] = (reg_addr == ALERT_HANDLER_ALERT_CAUSE_18_OFFSET);
- addr_hit[199] = (reg_addr == ALERT_HANDLER_ALERT_CAUSE_19_OFFSET);
- addr_hit[200] = (reg_addr == ALERT_HANDLER_ALERT_CAUSE_20_OFFSET);
- addr_hit[201] = (reg_addr == ALERT_HANDLER_ALERT_CAUSE_21_OFFSET);
- addr_hit[202] = (reg_addr == ALERT_HANDLER_ALERT_CAUSE_22_OFFSET);
- addr_hit[203] = (reg_addr == ALERT_HANDLER_ALERT_CAUSE_23_OFFSET);
- addr_hit[204] = (reg_addr == ALERT_HANDLER_ALERT_CAUSE_24_OFFSET);
- addr_hit[205] = (reg_addr == ALERT_HANDLER_ALERT_CAUSE_25_OFFSET);
- addr_hit[206] = (reg_addr == ALERT_HANDLER_ALERT_CAUSE_26_OFFSET);
- addr_hit[207] = (reg_addr == ALERT_HANDLER_ALERT_CAUSE_27_OFFSET);
- addr_hit[208] = (reg_addr == ALERT_HANDLER_ALERT_CAUSE_28_OFFSET);
- addr_hit[209] = (reg_addr == ALERT_HANDLER_ALERT_CAUSE_29_OFFSET);
- addr_hit[210] = (reg_addr == ALERT_HANDLER_ALERT_CAUSE_30_OFFSET);
- addr_hit[211] = (reg_addr == ALERT_HANDLER_ALERT_CAUSE_31_OFFSET);
- addr_hit[212] = (reg_addr == ALERT_HANDLER_ALERT_CAUSE_32_OFFSET);
- addr_hit[213] = (reg_addr == ALERT_HANDLER_ALERT_CAUSE_33_OFFSET);
- addr_hit[214] = (reg_addr == ALERT_HANDLER_ALERT_CAUSE_34_OFFSET);
- addr_hit[215] = (reg_addr == ALERT_HANDLER_ALERT_CAUSE_35_OFFSET);
- addr_hit[216] = (reg_addr == ALERT_HANDLER_ALERT_CAUSE_36_OFFSET);
- addr_hit[217] = (reg_addr == ALERT_HANDLER_ALERT_CAUSE_37_OFFSET);
- addr_hit[218] = (reg_addr == ALERT_HANDLER_ALERT_CAUSE_38_OFFSET);
- addr_hit[219] = (reg_addr == ALERT_HANDLER_ALERT_CAUSE_39_OFFSET);
- addr_hit[220] = (reg_addr == ALERT_HANDLER_ALERT_CAUSE_40_OFFSET);
- addr_hit[221] = (reg_addr == ALERT_HANDLER_ALERT_CAUSE_41_OFFSET);
- addr_hit[222] = (reg_addr == ALERT_HANDLER_ALERT_CAUSE_42_OFFSET);
- addr_hit[223] = (reg_addr == ALERT_HANDLER_ALERT_CAUSE_43_OFFSET);
- addr_hit[224] = (reg_addr == ALERT_HANDLER_ALERT_CAUSE_44_OFFSET);
- addr_hit[225] = (reg_addr == ALERT_HANDLER_ALERT_CAUSE_45_OFFSET);
- addr_hit[226] = (reg_addr == ALERT_HANDLER_ALERT_CAUSE_46_OFFSET);
- addr_hit[227] = (reg_addr == ALERT_HANDLER_ALERT_CAUSE_47_OFFSET);
- addr_hit[228] = (reg_addr == ALERT_HANDLER_ALERT_CAUSE_48_OFFSET);
- addr_hit[229] = (reg_addr == ALERT_HANDLER_ALERT_CAUSE_49_OFFSET);
- addr_hit[230] = (reg_addr == ALERT_HANDLER_ALERT_CAUSE_50_OFFSET);
- addr_hit[231] = (reg_addr == ALERT_HANDLER_ALERT_CAUSE_51_OFFSET);
- addr_hit[232] = (reg_addr == ALERT_HANDLER_ALERT_CAUSE_52_OFFSET);
- addr_hit[233] = (reg_addr == ALERT_HANDLER_ALERT_CAUSE_53_OFFSET);
- addr_hit[234] = (reg_addr == ALERT_HANDLER_ALERT_CAUSE_54_OFFSET);
- addr_hit[235] = (reg_addr == ALERT_HANDLER_ALERT_CAUSE_55_OFFSET);
- addr_hit[236] = (reg_addr == ALERT_HANDLER_ALERT_CAUSE_56_OFFSET);
- addr_hit[237] = (reg_addr == ALERT_HANDLER_ALERT_CAUSE_57_OFFSET);
- addr_hit[238] = (reg_addr == ALERT_HANDLER_LOC_ALERT_REGWEN_0_OFFSET);
- addr_hit[239] = (reg_addr == ALERT_HANDLER_LOC_ALERT_REGWEN_1_OFFSET);
- addr_hit[240] = (reg_addr == ALERT_HANDLER_LOC_ALERT_REGWEN_2_OFFSET);
- addr_hit[241] = (reg_addr == ALERT_HANDLER_LOC_ALERT_REGWEN_3_OFFSET);
- addr_hit[242] = (reg_addr == ALERT_HANDLER_LOC_ALERT_REGWEN_4_OFFSET);
- addr_hit[243] = (reg_addr == ALERT_HANDLER_LOC_ALERT_EN_0_OFFSET);
- addr_hit[244] = (reg_addr == ALERT_HANDLER_LOC_ALERT_EN_1_OFFSET);
- addr_hit[245] = (reg_addr == ALERT_HANDLER_LOC_ALERT_EN_2_OFFSET);
- addr_hit[246] = (reg_addr == ALERT_HANDLER_LOC_ALERT_EN_3_OFFSET);
- addr_hit[247] = (reg_addr == ALERT_HANDLER_LOC_ALERT_EN_4_OFFSET);
- addr_hit[248] = (reg_addr == ALERT_HANDLER_LOC_ALERT_CLASS_0_OFFSET);
- addr_hit[249] = (reg_addr == ALERT_HANDLER_LOC_ALERT_CLASS_1_OFFSET);
- addr_hit[250] = (reg_addr == ALERT_HANDLER_LOC_ALERT_CLASS_2_OFFSET);
- addr_hit[251] = (reg_addr == ALERT_HANDLER_LOC_ALERT_CLASS_3_OFFSET);
- addr_hit[252] = (reg_addr == ALERT_HANDLER_LOC_ALERT_CLASS_4_OFFSET);
- addr_hit[253] = (reg_addr == ALERT_HANDLER_LOC_ALERT_CAUSE_0_OFFSET);
- addr_hit[254] = (reg_addr == ALERT_HANDLER_LOC_ALERT_CAUSE_1_OFFSET);
- addr_hit[255] = (reg_addr == ALERT_HANDLER_LOC_ALERT_CAUSE_2_OFFSET);
- addr_hit[256] = (reg_addr == ALERT_HANDLER_LOC_ALERT_CAUSE_3_OFFSET);
- addr_hit[257] = (reg_addr == ALERT_HANDLER_LOC_ALERT_CAUSE_4_OFFSET);
- addr_hit[258] = (reg_addr == ALERT_HANDLER_CLASSA_REGWEN_OFFSET);
- addr_hit[259] = (reg_addr == ALERT_HANDLER_CLASSA_CTRL_OFFSET);
- addr_hit[260] = (reg_addr == ALERT_HANDLER_CLASSA_CLR_REGWEN_OFFSET);
- addr_hit[261] = (reg_addr == ALERT_HANDLER_CLASSA_CLR_OFFSET);
- addr_hit[262] = (reg_addr == ALERT_HANDLER_CLASSA_ACCUM_CNT_OFFSET);
- addr_hit[263] = (reg_addr == ALERT_HANDLER_CLASSA_ACCUM_THRESH_OFFSET);
- addr_hit[264] = (reg_addr == ALERT_HANDLER_CLASSA_TIMEOUT_CYC_OFFSET);
- addr_hit[265] = (reg_addr == ALERT_HANDLER_CLASSA_PHASE0_CYC_OFFSET);
- addr_hit[266] = (reg_addr == ALERT_HANDLER_CLASSA_PHASE1_CYC_OFFSET);
- addr_hit[267] = (reg_addr == ALERT_HANDLER_CLASSA_PHASE2_CYC_OFFSET);
- addr_hit[268] = (reg_addr == ALERT_HANDLER_CLASSA_PHASE3_CYC_OFFSET);
- addr_hit[269] = (reg_addr == ALERT_HANDLER_CLASSA_ESC_CNT_OFFSET);
- addr_hit[270] = (reg_addr == ALERT_HANDLER_CLASSA_STATE_OFFSET);
- addr_hit[271] = (reg_addr == ALERT_HANDLER_CLASSB_REGWEN_OFFSET);
- addr_hit[272] = (reg_addr == ALERT_HANDLER_CLASSB_CTRL_OFFSET);
- addr_hit[273] = (reg_addr == ALERT_HANDLER_CLASSB_CLR_REGWEN_OFFSET);
- addr_hit[274] = (reg_addr == ALERT_HANDLER_CLASSB_CLR_OFFSET);
- addr_hit[275] = (reg_addr == ALERT_HANDLER_CLASSB_ACCUM_CNT_OFFSET);
- addr_hit[276] = (reg_addr == ALERT_HANDLER_CLASSB_ACCUM_THRESH_OFFSET);
- addr_hit[277] = (reg_addr == ALERT_HANDLER_CLASSB_TIMEOUT_CYC_OFFSET);
- addr_hit[278] = (reg_addr == ALERT_HANDLER_CLASSB_PHASE0_CYC_OFFSET);
- addr_hit[279] = (reg_addr == ALERT_HANDLER_CLASSB_PHASE1_CYC_OFFSET);
- addr_hit[280] = (reg_addr == ALERT_HANDLER_CLASSB_PHASE2_CYC_OFFSET);
- addr_hit[281] = (reg_addr == ALERT_HANDLER_CLASSB_PHASE3_CYC_OFFSET);
- addr_hit[282] = (reg_addr == ALERT_HANDLER_CLASSB_ESC_CNT_OFFSET);
- addr_hit[283] = (reg_addr == ALERT_HANDLER_CLASSB_STATE_OFFSET);
- addr_hit[284] = (reg_addr == ALERT_HANDLER_CLASSC_REGWEN_OFFSET);
- addr_hit[285] = (reg_addr == ALERT_HANDLER_CLASSC_CTRL_OFFSET);
- addr_hit[286] = (reg_addr == ALERT_HANDLER_CLASSC_CLR_REGWEN_OFFSET);
- addr_hit[287] = (reg_addr == ALERT_HANDLER_CLASSC_CLR_OFFSET);
- addr_hit[288] = (reg_addr == ALERT_HANDLER_CLASSC_ACCUM_CNT_OFFSET);
- addr_hit[289] = (reg_addr == ALERT_HANDLER_CLASSC_ACCUM_THRESH_OFFSET);
- addr_hit[290] = (reg_addr == ALERT_HANDLER_CLASSC_TIMEOUT_CYC_OFFSET);
- addr_hit[291] = (reg_addr == ALERT_HANDLER_CLASSC_PHASE0_CYC_OFFSET);
- addr_hit[292] = (reg_addr == ALERT_HANDLER_CLASSC_PHASE1_CYC_OFFSET);
- addr_hit[293] = (reg_addr == ALERT_HANDLER_CLASSC_PHASE2_CYC_OFFSET);
- addr_hit[294] = (reg_addr == ALERT_HANDLER_CLASSC_PHASE3_CYC_OFFSET);
- addr_hit[295] = (reg_addr == ALERT_HANDLER_CLASSC_ESC_CNT_OFFSET);
- addr_hit[296] = (reg_addr == ALERT_HANDLER_CLASSC_STATE_OFFSET);
- addr_hit[297] = (reg_addr == ALERT_HANDLER_CLASSD_REGWEN_OFFSET);
- addr_hit[298] = (reg_addr == ALERT_HANDLER_CLASSD_CTRL_OFFSET);
- addr_hit[299] = (reg_addr == ALERT_HANDLER_CLASSD_CLR_REGWEN_OFFSET);
- addr_hit[300] = (reg_addr == ALERT_HANDLER_CLASSD_CLR_OFFSET);
- addr_hit[301] = (reg_addr == ALERT_HANDLER_CLASSD_ACCUM_CNT_OFFSET);
- addr_hit[302] = (reg_addr == ALERT_HANDLER_CLASSD_ACCUM_THRESH_OFFSET);
- addr_hit[303] = (reg_addr == ALERT_HANDLER_CLASSD_TIMEOUT_CYC_OFFSET);
- addr_hit[304] = (reg_addr == ALERT_HANDLER_CLASSD_PHASE0_CYC_OFFSET);
- addr_hit[305] = (reg_addr == ALERT_HANDLER_CLASSD_PHASE1_CYC_OFFSET);
- addr_hit[306] = (reg_addr == ALERT_HANDLER_CLASSD_PHASE2_CYC_OFFSET);
- addr_hit[307] = (reg_addr == ALERT_HANDLER_CLASSD_PHASE3_CYC_OFFSET);
- addr_hit[308] = (reg_addr == ALERT_HANDLER_CLASSD_ESC_CNT_OFFSET);
- addr_hit[309] = (reg_addr == ALERT_HANDLER_CLASSD_STATE_OFFSET);
+ addr_hit[ 64] = (reg_addr == ALERT_HANDLER_ALERT_REGWEN_58_OFFSET);
+ addr_hit[ 65] = (reg_addr == ALERT_HANDLER_ALERT_EN_0_OFFSET);
+ addr_hit[ 66] = (reg_addr == ALERT_HANDLER_ALERT_EN_1_OFFSET);
+ addr_hit[ 67] = (reg_addr == ALERT_HANDLER_ALERT_EN_2_OFFSET);
+ addr_hit[ 68] = (reg_addr == ALERT_HANDLER_ALERT_EN_3_OFFSET);
+ addr_hit[ 69] = (reg_addr == ALERT_HANDLER_ALERT_EN_4_OFFSET);
+ addr_hit[ 70] = (reg_addr == ALERT_HANDLER_ALERT_EN_5_OFFSET);
+ addr_hit[ 71] = (reg_addr == ALERT_HANDLER_ALERT_EN_6_OFFSET);
+ addr_hit[ 72] = (reg_addr == ALERT_HANDLER_ALERT_EN_7_OFFSET);
+ addr_hit[ 73] = (reg_addr == ALERT_HANDLER_ALERT_EN_8_OFFSET);
+ addr_hit[ 74] = (reg_addr == ALERT_HANDLER_ALERT_EN_9_OFFSET);
+ addr_hit[ 75] = (reg_addr == ALERT_HANDLER_ALERT_EN_10_OFFSET);
+ addr_hit[ 76] = (reg_addr == ALERT_HANDLER_ALERT_EN_11_OFFSET);
+ addr_hit[ 77] = (reg_addr == ALERT_HANDLER_ALERT_EN_12_OFFSET);
+ addr_hit[ 78] = (reg_addr == ALERT_HANDLER_ALERT_EN_13_OFFSET);
+ addr_hit[ 79] = (reg_addr == ALERT_HANDLER_ALERT_EN_14_OFFSET);
+ addr_hit[ 80] = (reg_addr == ALERT_HANDLER_ALERT_EN_15_OFFSET);
+ addr_hit[ 81] = (reg_addr == ALERT_HANDLER_ALERT_EN_16_OFFSET);
+ addr_hit[ 82] = (reg_addr == ALERT_HANDLER_ALERT_EN_17_OFFSET);
+ addr_hit[ 83] = (reg_addr == ALERT_HANDLER_ALERT_EN_18_OFFSET);
+ addr_hit[ 84] = (reg_addr == ALERT_HANDLER_ALERT_EN_19_OFFSET);
+ addr_hit[ 85] = (reg_addr == ALERT_HANDLER_ALERT_EN_20_OFFSET);
+ addr_hit[ 86] = (reg_addr == ALERT_HANDLER_ALERT_EN_21_OFFSET);
+ addr_hit[ 87] = (reg_addr == ALERT_HANDLER_ALERT_EN_22_OFFSET);
+ addr_hit[ 88] = (reg_addr == ALERT_HANDLER_ALERT_EN_23_OFFSET);
+ addr_hit[ 89] = (reg_addr == ALERT_HANDLER_ALERT_EN_24_OFFSET);
+ addr_hit[ 90] = (reg_addr == ALERT_HANDLER_ALERT_EN_25_OFFSET);
+ addr_hit[ 91] = (reg_addr == ALERT_HANDLER_ALERT_EN_26_OFFSET);
+ addr_hit[ 92] = (reg_addr == ALERT_HANDLER_ALERT_EN_27_OFFSET);
+ addr_hit[ 93] = (reg_addr == ALERT_HANDLER_ALERT_EN_28_OFFSET);
+ addr_hit[ 94] = (reg_addr == ALERT_HANDLER_ALERT_EN_29_OFFSET);
+ addr_hit[ 95] = (reg_addr == ALERT_HANDLER_ALERT_EN_30_OFFSET);
+ addr_hit[ 96] = (reg_addr == ALERT_HANDLER_ALERT_EN_31_OFFSET);
+ addr_hit[ 97] = (reg_addr == ALERT_HANDLER_ALERT_EN_32_OFFSET);
+ addr_hit[ 98] = (reg_addr == ALERT_HANDLER_ALERT_EN_33_OFFSET);
+ addr_hit[ 99] = (reg_addr == ALERT_HANDLER_ALERT_EN_34_OFFSET);
+ addr_hit[100] = (reg_addr == ALERT_HANDLER_ALERT_EN_35_OFFSET);
+ addr_hit[101] = (reg_addr == ALERT_HANDLER_ALERT_EN_36_OFFSET);
+ addr_hit[102] = (reg_addr == ALERT_HANDLER_ALERT_EN_37_OFFSET);
+ addr_hit[103] = (reg_addr == ALERT_HANDLER_ALERT_EN_38_OFFSET);
+ addr_hit[104] = (reg_addr == ALERT_HANDLER_ALERT_EN_39_OFFSET);
+ addr_hit[105] = (reg_addr == ALERT_HANDLER_ALERT_EN_40_OFFSET);
+ addr_hit[106] = (reg_addr == ALERT_HANDLER_ALERT_EN_41_OFFSET);
+ addr_hit[107] = (reg_addr == ALERT_HANDLER_ALERT_EN_42_OFFSET);
+ addr_hit[108] = (reg_addr == ALERT_HANDLER_ALERT_EN_43_OFFSET);
+ addr_hit[109] = (reg_addr == ALERT_HANDLER_ALERT_EN_44_OFFSET);
+ addr_hit[110] = (reg_addr == ALERT_HANDLER_ALERT_EN_45_OFFSET);
+ addr_hit[111] = (reg_addr == ALERT_HANDLER_ALERT_EN_46_OFFSET);
+ addr_hit[112] = (reg_addr == ALERT_HANDLER_ALERT_EN_47_OFFSET);
+ addr_hit[113] = (reg_addr == ALERT_HANDLER_ALERT_EN_48_OFFSET);
+ addr_hit[114] = (reg_addr == ALERT_HANDLER_ALERT_EN_49_OFFSET);
+ addr_hit[115] = (reg_addr == ALERT_HANDLER_ALERT_EN_50_OFFSET);
+ addr_hit[116] = (reg_addr == ALERT_HANDLER_ALERT_EN_51_OFFSET);
+ addr_hit[117] = (reg_addr == ALERT_HANDLER_ALERT_EN_52_OFFSET);
+ addr_hit[118] = (reg_addr == ALERT_HANDLER_ALERT_EN_53_OFFSET);
+ addr_hit[119] = (reg_addr == ALERT_HANDLER_ALERT_EN_54_OFFSET);
+ addr_hit[120] = (reg_addr == ALERT_HANDLER_ALERT_EN_55_OFFSET);
+ addr_hit[121] = (reg_addr == ALERT_HANDLER_ALERT_EN_56_OFFSET);
+ addr_hit[122] = (reg_addr == ALERT_HANDLER_ALERT_EN_57_OFFSET);
+ addr_hit[123] = (reg_addr == ALERT_HANDLER_ALERT_EN_58_OFFSET);
+ addr_hit[124] = (reg_addr == ALERT_HANDLER_ALERT_CLASS_0_OFFSET);
+ addr_hit[125] = (reg_addr == ALERT_HANDLER_ALERT_CLASS_1_OFFSET);
+ addr_hit[126] = (reg_addr == ALERT_HANDLER_ALERT_CLASS_2_OFFSET);
+ addr_hit[127] = (reg_addr == ALERT_HANDLER_ALERT_CLASS_3_OFFSET);
+ addr_hit[128] = (reg_addr == ALERT_HANDLER_ALERT_CLASS_4_OFFSET);
+ addr_hit[129] = (reg_addr == ALERT_HANDLER_ALERT_CLASS_5_OFFSET);
+ addr_hit[130] = (reg_addr == ALERT_HANDLER_ALERT_CLASS_6_OFFSET);
+ addr_hit[131] = (reg_addr == ALERT_HANDLER_ALERT_CLASS_7_OFFSET);
+ addr_hit[132] = (reg_addr == ALERT_HANDLER_ALERT_CLASS_8_OFFSET);
+ addr_hit[133] = (reg_addr == ALERT_HANDLER_ALERT_CLASS_9_OFFSET);
+ addr_hit[134] = (reg_addr == ALERT_HANDLER_ALERT_CLASS_10_OFFSET);
+ addr_hit[135] = (reg_addr == ALERT_HANDLER_ALERT_CLASS_11_OFFSET);
+ addr_hit[136] = (reg_addr == ALERT_HANDLER_ALERT_CLASS_12_OFFSET);
+ addr_hit[137] = (reg_addr == ALERT_HANDLER_ALERT_CLASS_13_OFFSET);
+ addr_hit[138] = (reg_addr == ALERT_HANDLER_ALERT_CLASS_14_OFFSET);
+ addr_hit[139] = (reg_addr == ALERT_HANDLER_ALERT_CLASS_15_OFFSET);
+ addr_hit[140] = (reg_addr == ALERT_HANDLER_ALERT_CLASS_16_OFFSET);
+ addr_hit[141] = (reg_addr == ALERT_HANDLER_ALERT_CLASS_17_OFFSET);
+ addr_hit[142] = (reg_addr == ALERT_HANDLER_ALERT_CLASS_18_OFFSET);
+ addr_hit[143] = (reg_addr == ALERT_HANDLER_ALERT_CLASS_19_OFFSET);
+ addr_hit[144] = (reg_addr == ALERT_HANDLER_ALERT_CLASS_20_OFFSET);
+ addr_hit[145] = (reg_addr == ALERT_HANDLER_ALERT_CLASS_21_OFFSET);
+ addr_hit[146] = (reg_addr == ALERT_HANDLER_ALERT_CLASS_22_OFFSET);
+ addr_hit[147] = (reg_addr == ALERT_HANDLER_ALERT_CLASS_23_OFFSET);
+ addr_hit[148] = (reg_addr == ALERT_HANDLER_ALERT_CLASS_24_OFFSET);
+ addr_hit[149] = (reg_addr == ALERT_HANDLER_ALERT_CLASS_25_OFFSET);
+ addr_hit[150] = (reg_addr == ALERT_HANDLER_ALERT_CLASS_26_OFFSET);
+ addr_hit[151] = (reg_addr == ALERT_HANDLER_ALERT_CLASS_27_OFFSET);
+ addr_hit[152] = (reg_addr == ALERT_HANDLER_ALERT_CLASS_28_OFFSET);
+ addr_hit[153] = (reg_addr == ALERT_HANDLER_ALERT_CLASS_29_OFFSET);
+ addr_hit[154] = (reg_addr == ALERT_HANDLER_ALERT_CLASS_30_OFFSET);
+ addr_hit[155] = (reg_addr == ALERT_HANDLER_ALERT_CLASS_31_OFFSET);
+ addr_hit[156] = (reg_addr == ALERT_HANDLER_ALERT_CLASS_32_OFFSET);
+ addr_hit[157] = (reg_addr == ALERT_HANDLER_ALERT_CLASS_33_OFFSET);
+ addr_hit[158] = (reg_addr == ALERT_HANDLER_ALERT_CLASS_34_OFFSET);
+ addr_hit[159] = (reg_addr == ALERT_HANDLER_ALERT_CLASS_35_OFFSET);
+ addr_hit[160] = (reg_addr == ALERT_HANDLER_ALERT_CLASS_36_OFFSET);
+ addr_hit[161] = (reg_addr == ALERT_HANDLER_ALERT_CLASS_37_OFFSET);
+ addr_hit[162] = (reg_addr == ALERT_HANDLER_ALERT_CLASS_38_OFFSET);
+ addr_hit[163] = (reg_addr == ALERT_HANDLER_ALERT_CLASS_39_OFFSET);
+ addr_hit[164] = (reg_addr == ALERT_HANDLER_ALERT_CLASS_40_OFFSET);
+ addr_hit[165] = (reg_addr == ALERT_HANDLER_ALERT_CLASS_41_OFFSET);
+ addr_hit[166] = (reg_addr == ALERT_HANDLER_ALERT_CLASS_42_OFFSET);
+ addr_hit[167] = (reg_addr == ALERT_HANDLER_ALERT_CLASS_43_OFFSET);
+ addr_hit[168] = (reg_addr == ALERT_HANDLER_ALERT_CLASS_44_OFFSET);
+ addr_hit[169] = (reg_addr == ALERT_HANDLER_ALERT_CLASS_45_OFFSET);
+ addr_hit[170] = (reg_addr == ALERT_HANDLER_ALERT_CLASS_46_OFFSET);
+ addr_hit[171] = (reg_addr == ALERT_HANDLER_ALERT_CLASS_47_OFFSET);
+ addr_hit[172] = (reg_addr == ALERT_HANDLER_ALERT_CLASS_48_OFFSET);
+ addr_hit[173] = (reg_addr == ALERT_HANDLER_ALERT_CLASS_49_OFFSET);
+ addr_hit[174] = (reg_addr == ALERT_HANDLER_ALERT_CLASS_50_OFFSET);
+ addr_hit[175] = (reg_addr == ALERT_HANDLER_ALERT_CLASS_51_OFFSET);
+ addr_hit[176] = (reg_addr == ALERT_HANDLER_ALERT_CLASS_52_OFFSET);
+ addr_hit[177] = (reg_addr == ALERT_HANDLER_ALERT_CLASS_53_OFFSET);
+ addr_hit[178] = (reg_addr == ALERT_HANDLER_ALERT_CLASS_54_OFFSET);
+ addr_hit[179] = (reg_addr == ALERT_HANDLER_ALERT_CLASS_55_OFFSET);
+ addr_hit[180] = (reg_addr == ALERT_HANDLER_ALERT_CLASS_56_OFFSET);
+ addr_hit[181] = (reg_addr == ALERT_HANDLER_ALERT_CLASS_57_OFFSET);
+ addr_hit[182] = (reg_addr == ALERT_HANDLER_ALERT_CLASS_58_OFFSET);
+ addr_hit[183] = (reg_addr == ALERT_HANDLER_ALERT_CAUSE_0_OFFSET);
+ addr_hit[184] = (reg_addr == ALERT_HANDLER_ALERT_CAUSE_1_OFFSET);
+ addr_hit[185] = (reg_addr == ALERT_HANDLER_ALERT_CAUSE_2_OFFSET);
+ addr_hit[186] = (reg_addr == ALERT_HANDLER_ALERT_CAUSE_3_OFFSET);
+ addr_hit[187] = (reg_addr == ALERT_HANDLER_ALERT_CAUSE_4_OFFSET);
+ addr_hit[188] = (reg_addr == ALERT_HANDLER_ALERT_CAUSE_5_OFFSET);
+ addr_hit[189] = (reg_addr == ALERT_HANDLER_ALERT_CAUSE_6_OFFSET);
+ addr_hit[190] = (reg_addr == ALERT_HANDLER_ALERT_CAUSE_7_OFFSET);
+ addr_hit[191] = (reg_addr == ALERT_HANDLER_ALERT_CAUSE_8_OFFSET);
+ addr_hit[192] = (reg_addr == ALERT_HANDLER_ALERT_CAUSE_9_OFFSET);
+ addr_hit[193] = (reg_addr == ALERT_HANDLER_ALERT_CAUSE_10_OFFSET);
+ addr_hit[194] = (reg_addr == ALERT_HANDLER_ALERT_CAUSE_11_OFFSET);
+ addr_hit[195] = (reg_addr == ALERT_HANDLER_ALERT_CAUSE_12_OFFSET);
+ addr_hit[196] = (reg_addr == ALERT_HANDLER_ALERT_CAUSE_13_OFFSET);
+ addr_hit[197] = (reg_addr == ALERT_HANDLER_ALERT_CAUSE_14_OFFSET);
+ addr_hit[198] = (reg_addr == ALERT_HANDLER_ALERT_CAUSE_15_OFFSET);
+ addr_hit[199] = (reg_addr == ALERT_HANDLER_ALERT_CAUSE_16_OFFSET);
+ addr_hit[200] = (reg_addr == ALERT_HANDLER_ALERT_CAUSE_17_OFFSET);
+ addr_hit[201] = (reg_addr == ALERT_HANDLER_ALERT_CAUSE_18_OFFSET);
+ addr_hit[202] = (reg_addr == ALERT_HANDLER_ALERT_CAUSE_19_OFFSET);
+ addr_hit[203] = (reg_addr == ALERT_HANDLER_ALERT_CAUSE_20_OFFSET);
+ addr_hit[204] = (reg_addr == ALERT_HANDLER_ALERT_CAUSE_21_OFFSET);
+ addr_hit[205] = (reg_addr == ALERT_HANDLER_ALERT_CAUSE_22_OFFSET);
+ addr_hit[206] = (reg_addr == ALERT_HANDLER_ALERT_CAUSE_23_OFFSET);
+ addr_hit[207] = (reg_addr == ALERT_HANDLER_ALERT_CAUSE_24_OFFSET);
+ addr_hit[208] = (reg_addr == ALERT_HANDLER_ALERT_CAUSE_25_OFFSET);
+ addr_hit[209] = (reg_addr == ALERT_HANDLER_ALERT_CAUSE_26_OFFSET);
+ addr_hit[210] = (reg_addr == ALERT_HANDLER_ALERT_CAUSE_27_OFFSET);
+ addr_hit[211] = (reg_addr == ALERT_HANDLER_ALERT_CAUSE_28_OFFSET);
+ addr_hit[212] = (reg_addr == ALERT_HANDLER_ALERT_CAUSE_29_OFFSET);
+ addr_hit[213] = (reg_addr == ALERT_HANDLER_ALERT_CAUSE_30_OFFSET);
+ addr_hit[214] = (reg_addr == ALERT_HANDLER_ALERT_CAUSE_31_OFFSET);
+ addr_hit[215] = (reg_addr == ALERT_HANDLER_ALERT_CAUSE_32_OFFSET);
+ addr_hit[216] = (reg_addr == ALERT_HANDLER_ALERT_CAUSE_33_OFFSET);
+ addr_hit[217] = (reg_addr == ALERT_HANDLER_ALERT_CAUSE_34_OFFSET);
+ addr_hit[218] = (reg_addr == ALERT_HANDLER_ALERT_CAUSE_35_OFFSET);
+ addr_hit[219] = (reg_addr == ALERT_HANDLER_ALERT_CAUSE_36_OFFSET);
+ addr_hit[220] = (reg_addr == ALERT_HANDLER_ALERT_CAUSE_37_OFFSET);
+ addr_hit[221] = (reg_addr == ALERT_HANDLER_ALERT_CAUSE_38_OFFSET);
+ addr_hit[222] = (reg_addr == ALERT_HANDLER_ALERT_CAUSE_39_OFFSET);
+ addr_hit[223] = (reg_addr == ALERT_HANDLER_ALERT_CAUSE_40_OFFSET);
+ addr_hit[224] = (reg_addr == ALERT_HANDLER_ALERT_CAUSE_41_OFFSET);
+ addr_hit[225] = (reg_addr == ALERT_HANDLER_ALERT_CAUSE_42_OFFSET);
+ addr_hit[226] = (reg_addr == ALERT_HANDLER_ALERT_CAUSE_43_OFFSET);
+ addr_hit[227] = (reg_addr == ALERT_HANDLER_ALERT_CAUSE_44_OFFSET);
+ addr_hit[228] = (reg_addr == ALERT_HANDLER_ALERT_CAUSE_45_OFFSET);
+ addr_hit[229] = (reg_addr == ALERT_HANDLER_ALERT_CAUSE_46_OFFSET);
+ addr_hit[230] = (reg_addr == ALERT_HANDLER_ALERT_CAUSE_47_OFFSET);
+ addr_hit[231] = (reg_addr == ALERT_HANDLER_ALERT_CAUSE_48_OFFSET);
+ addr_hit[232] = (reg_addr == ALERT_HANDLER_ALERT_CAUSE_49_OFFSET);
+ addr_hit[233] = (reg_addr == ALERT_HANDLER_ALERT_CAUSE_50_OFFSET);
+ addr_hit[234] = (reg_addr == ALERT_HANDLER_ALERT_CAUSE_51_OFFSET);
+ addr_hit[235] = (reg_addr == ALERT_HANDLER_ALERT_CAUSE_52_OFFSET);
+ addr_hit[236] = (reg_addr == ALERT_HANDLER_ALERT_CAUSE_53_OFFSET);
+ addr_hit[237] = (reg_addr == ALERT_HANDLER_ALERT_CAUSE_54_OFFSET);
+ addr_hit[238] = (reg_addr == ALERT_HANDLER_ALERT_CAUSE_55_OFFSET);
+ addr_hit[239] = (reg_addr == ALERT_HANDLER_ALERT_CAUSE_56_OFFSET);
+ addr_hit[240] = (reg_addr == ALERT_HANDLER_ALERT_CAUSE_57_OFFSET);
+ addr_hit[241] = (reg_addr == ALERT_HANDLER_ALERT_CAUSE_58_OFFSET);
+ addr_hit[242] = (reg_addr == ALERT_HANDLER_LOC_ALERT_REGWEN_0_OFFSET);
+ addr_hit[243] = (reg_addr == ALERT_HANDLER_LOC_ALERT_REGWEN_1_OFFSET);
+ addr_hit[244] = (reg_addr == ALERT_HANDLER_LOC_ALERT_REGWEN_2_OFFSET);
+ addr_hit[245] = (reg_addr == ALERT_HANDLER_LOC_ALERT_REGWEN_3_OFFSET);
+ addr_hit[246] = (reg_addr == ALERT_HANDLER_LOC_ALERT_REGWEN_4_OFFSET);
+ addr_hit[247] = (reg_addr == ALERT_HANDLER_LOC_ALERT_EN_0_OFFSET);
+ addr_hit[248] = (reg_addr == ALERT_HANDLER_LOC_ALERT_EN_1_OFFSET);
+ addr_hit[249] = (reg_addr == ALERT_HANDLER_LOC_ALERT_EN_2_OFFSET);
+ addr_hit[250] = (reg_addr == ALERT_HANDLER_LOC_ALERT_EN_3_OFFSET);
+ addr_hit[251] = (reg_addr == ALERT_HANDLER_LOC_ALERT_EN_4_OFFSET);
+ addr_hit[252] = (reg_addr == ALERT_HANDLER_LOC_ALERT_CLASS_0_OFFSET);
+ addr_hit[253] = (reg_addr == ALERT_HANDLER_LOC_ALERT_CLASS_1_OFFSET);
+ addr_hit[254] = (reg_addr == ALERT_HANDLER_LOC_ALERT_CLASS_2_OFFSET);
+ addr_hit[255] = (reg_addr == ALERT_HANDLER_LOC_ALERT_CLASS_3_OFFSET);
+ addr_hit[256] = (reg_addr == ALERT_HANDLER_LOC_ALERT_CLASS_4_OFFSET);
+ addr_hit[257] = (reg_addr == ALERT_HANDLER_LOC_ALERT_CAUSE_0_OFFSET);
+ addr_hit[258] = (reg_addr == ALERT_HANDLER_LOC_ALERT_CAUSE_1_OFFSET);
+ addr_hit[259] = (reg_addr == ALERT_HANDLER_LOC_ALERT_CAUSE_2_OFFSET);
+ addr_hit[260] = (reg_addr == ALERT_HANDLER_LOC_ALERT_CAUSE_3_OFFSET);
+ addr_hit[261] = (reg_addr == ALERT_HANDLER_LOC_ALERT_CAUSE_4_OFFSET);
+ addr_hit[262] = (reg_addr == ALERT_HANDLER_CLASSA_REGWEN_OFFSET);
+ addr_hit[263] = (reg_addr == ALERT_HANDLER_CLASSA_CTRL_OFFSET);
+ addr_hit[264] = (reg_addr == ALERT_HANDLER_CLASSA_CLR_REGWEN_OFFSET);
+ addr_hit[265] = (reg_addr == ALERT_HANDLER_CLASSA_CLR_OFFSET);
+ addr_hit[266] = (reg_addr == ALERT_HANDLER_CLASSA_ACCUM_CNT_OFFSET);
+ addr_hit[267] = (reg_addr == ALERT_HANDLER_CLASSA_ACCUM_THRESH_OFFSET);
+ addr_hit[268] = (reg_addr == ALERT_HANDLER_CLASSA_TIMEOUT_CYC_OFFSET);
+ addr_hit[269] = (reg_addr == ALERT_HANDLER_CLASSA_PHASE0_CYC_OFFSET);
+ addr_hit[270] = (reg_addr == ALERT_HANDLER_CLASSA_PHASE1_CYC_OFFSET);
+ addr_hit[271] = (reg_addr == ALERT_HANDLER_CLASSA_PHASE2_CYC_OFFSET);
+ addr_hit[272] = (reg_addr == ALERT_HANDLER_CLASSA_PHASE3_CYC_OFFSET);
+ addr_hit[273] = (reg_addr == ALERT_HANDLER_CLASSA_ESC_CNT_OFFSET);
+ addr_hit[274] = (reg_addr == ALERT_HANDLER_CLASSA_STATE_OFFSET);
+ addr_hit[275] = (reg_addr == ALERT_HANDLER_CLASSB_REGWEN_OFFSET);
+ addr_hit[276] = (reg_addr == ALERT_HANDLER_CLASSB_CTRL_OFFSET);
+ addr_hit[277] = (reg_addr == ALERT_HANDLER_CLASSB_CLR_REGWEN_OFFSET);
+ addr_hit[278] = (reg_addr == ALERT_HANDLER_CLASSB_CLR_OFFSET);
+ addr_hit[279] = (reg_addr == ALERT_HANDLER_CLASSB_ACCUM_CNT_OFFSET);
+ addr_hit[280] = (reg_addr == ALERT_HANDLER_CLASSB_ACCUM_THRESH_OFFSET);
+ addr_hit[281] = (reg_addr == ALERT_HANDLER_CLASSB_TIMEOUT_CYC_OFFSET);
+ addr_hit[282] = (reg_addr == ALERT_HANDLER_CLASSB_PHASE0_CYC_OFFSET);
+ addr_hit[283] = (reg_addr == ALERT_HANDLER_CLASSB_PHASE1_CYC_OFFSET);
+ addr_hit[284] = (reg_addr == ALERT_HANDLER_CLASSB_PHASE2_CYC_OFFSET);
+ addr_hit[285] = (reg_addr == ALERT_HANDLER_CLASSB_PHASE3_CYC_OFFSET);
+ addr_hit[286] = (reg_addr == ALERT_HANDLER_CLASSB_ESC_CNT_OFFSET);
+ addr_hit[287] = (reg_addr == ALERT_HANDLER_CLASSB_STATE_OFFSET);
+ addr_hit[288] = (reg_addr == ALERT_HANDLER_CLASSC_REGWEN_OFFSET);
+ addr_hit[289] = (reg_addr == ALERT_HANDLER_CLASSC_CTRL_OFFSET);
+ addr_hit[290] = (reg_addr == ALERT_HANDLER_CLASSC_CLR_REGWEN_OFFSET);
+ addr_hit[291] = (reg_addr == ALERT_HANDLER_CLASSC_CLR_OFFSET);
+ addr_hit[292] = (reg_addr == ALERT_HANDLER_CLASSC_ACCUM_CNT_OFFSET);
+ addr_hit[293] = (reg_addr == ALERT_HANDLER_CLASSC_ACCUM_THRESH_OFFSET);
+ addr_hit[294] = (reg_addr == ALERT_HANDLER_CLASSC_TIMEOUT_CYC_OFFSET);
+ addr_hit[295] = (reg_addr == ALERT_HANDLER_CLASSC_PHASE0_CYC_OFFSET);
+ addr_hit[296] = (reg_addr == ALERT_HANDLER_CLASSC_PHASE1_CYC_OFFSET);
+ addr_hit[297] = (reg_addr == ALERT_HANDLER_CLASSC_PHASE2_CYC_OFFSET);
+ addr_hit[298] = (reg_addr == ALERT_HANDLER_CLASSC_PHASE3_CYC_OFFSET);
+ addr_hit[299] = (reg_addr == ALERT_HANDLER_CLASSC_ESC_CNT_OFFSET);
+ addr_hit[300] = (reg_addr == ALERT_HANDLER_CLASSC_STATE_OFFSET);
+ addr_hit[301] = (reg_addr == ALERT_HANDLER_CLASSD_REGWEN_OFFSET);
+ addr_hit[302] = (reg_addr == ALERT_HANDLER_CLASSD_CTRL_OFFSET);
+ addr_hit[303] = (reg_addr == ALERT_HANDLER_CLASSD_CLR_REGWEN_OFFSET);
+ addr_hit[304] = (reg_addr == ALERT_HANDLER_CLASSD_CLR_OFFSET);
+ addr_hit[305] = (reg_addr == ALERT_HANDLER_CLASSD_ACCUM_CNT_OFFSET);
+ addr_hit[306] = (reg_addr == ALERT_HANDLER_CLASSD_ACCUM_THRESH_OFFSET);
+ addr_hit[307] = (reg_addr == ALERT_HANDLER_CLASSD_TIMEOUT_CYC_OFFSET);
+ addr_hit[308] = (reg_addr == ALERT_HANDLER_CLASSD_PHASE0_CYC_OFFSET);
+ addr_hit[309] = (reg_addr == ALERT_HANDLER_CLASSD_PHASE1_CYC_OFFSET);
+ addr_hit[310] = (reg_addr == ALERT_HANDLER_CLASSD_PHASE2_CYC_OFFSET);
+ addr_hit[311] = (reg_addr == ALERT_HANDLER_CLASSD_PHASE3_CYC_OFFSET);
+ addr_hit[312] = (reg_addr == ALERT_HANDLER_CLASSD_ESC_CNT_OFFSET);
+ addr_hit[313] = (reg_addr == ALERT_HANDLER_CLASSD_STATE_OFFSET);
end
assign addrmiss = (reg_re || reg_we) ? ~|addr_hit : 1'b0 ;
@@ -11124,7 +11248,11 @@
(addr_hit[306] & (|(ALERT_HANDLER_PERMIT[306] & ~reg_be))) |
(addr_hit[307] & (|(ALERT_HANDLER_PERMIT[307] & ~reg_be))) |
(addr_hit[308] & (|(ALERT_HANDLER_PERMIT[308] & ~reg_be))) |
- (addr_hit[309] & (|(ALERT_HANDLER_PERMIT[309] & ~reg_be)))));
+ (addr_hit[309] & (|(ALERT_HANDLER_PERMIT[309] & ~reg_be))) |
+ (addr_hit[310] & (|(ALERT_HANDLER_PERMIT[310] & ~reg_be))) |
+ (addr_hit[311] & (|(ALERT_HANDLER_PERMIT[311] & ~reg_be))) |
+ (addr_hit[312] & (|(ALERT_HANDLER_PERMIT[312] & ~reg_be))) |
+ (addr_hit[313] & (|(ALERT_HANDLER_PERMIT[313] & ~reg_be)))));
end
assign intr_state_we = addr_hit[0] & reg_we & !reg_error;
@@ -11336,592 +11464,604 @@
assign alert_regwen_57_we = addr_hit[63] & reg_we & !reg_error;
assign alert_regwen_57_wd = reg_wdata[0];
- assign alert_en_0_we = addr_hit[64] & reg_we & !reg_error;
+ assign alert_regwen_58_we = addr_hit[64] & reg_we & !reg_error;
+
+ assign alert_regwen_58_wd = reg_wdata[0];
+ assign alert_en_0_we = addr_hit[65] & reg_we & !reg_error;
assign alert_en_0_wd = reg_wdata[0];
- assign alert_en_1_we = addr_hit[65] & reg_we & !reg_error;
+ assign alert_en_1_we = addr_hit[66] & reg_we & !reg_error;
assign alert_en_1_wd = reg_wdata[0];
- assign alert_en_2_we = addr_hit[66] & reg_we & !reg_error;
+ assign alert_en_2_we = addr_hit[67] & reg_we & !reg_error;
assign alert_en_2_wd = reg_wdata[0];
- assign alert_en_3_we = addr_hit[67] & reg_we & !reg_error;
+ assign alert_en_3_we = addr_hit[68] & reg_we & !reg_error;
assign alert_en_3_wd = reg_wdata[0];
- assign alert_en_4_we = addr_hit[68] & reg_we & !reg_error;
+ assign alert_en_4_we = addr_hit[69] & reg_we & !reg_error;
assign alert_en_4_wd = reg_wdata[0];
- assign alert_en_5_we = addr_hit[69] & reg_we & !reg_error;
+ assign alert_en_5_we = addr_hit[70] & reg_we & !reg_error;
assign alert_en_5_wd = reg_wdata[0];
- assign alert_en_6_we = addr_hit[70] & reg_we & !reg_error;
+ assign alert_en_6_we = addr_hit[71] & reg_we & !reg_error;
assign alert_en_6_wd = reg_wdata[0];
- assign alert_en_7_we = addr_hit[71] & reg_we & !reg_error;
+ assign alert_en_7_we = addr_hit[72] & reg_we & !reg_error;
assign alert_en_7_wd = reg_wdata[0];
- assign alert_en_8_we = addr_hit[72] & reg_we & !reg_error;
+ assign alert_en_8_we = addr_hit[73] & reg_we & !reg_error;
assign alert_en_8_wd = reg_wdata[0];
- assign alert_en_9_we = addr_hit[73] & reg_we & !reg_error;
+ assign alert_en_9_we = addr_hit[74] & reg_we & !reg_error;
assign alert_en_9_wd = reg_wdata[0];
- assign alert_en_10_we = addr_hit[74] & reg_we & !reg_error;
+ assign alert_en_10_we = addr_hit[75] & reg_we & !reg_error;
assign alert_en_10_wd = reg_wdata[0];
- assign alert_en_11_we = addr_hit[75] & reg_we & !reg_error;
+ assign alert_en_11_we = addr_hit[76] & reg_we & !reg_error;
assign alert_en_11_wd = reg_wdata[0];
- assign alert_en_12_we = addr_hit[76] & reg_we & !reg_error;
+ assign alert_en_12_we = addr_hit[77] & reg_we & !reg_error;
assign alert_en_12_wd = reg_wdata[0];
- assign alert_en_13_we = addr_hit[77] & reg_we & !reg_error;
+ assign alert_en_13_we = addr_hit[78] & reg_we & !reg_error;
assign alert_en_13_wd = reg_wdata[0];
- assign alert_en_14_we = addr_hit[78] & reg_we & !reg_error;
+ assign alert_en_14_we = addr_hit[79] & reg_we & !reg_error;
assign alert_en_14_wd = reg_wdata[0];
- assign alert_en_15_we = addr_hit[79] & reg_we & !reg_error;
+ assign alert_en_15_we = addr_hit[80] & reg_we & !reg_error;
assign alert_en_15_wd = reg_wdata[0];
- assign alert_en_16_we = addr_hit[80] & reg_we & !reg_error;
+ assign alert_en_16_we = addr_hit[81] & reg_we & !reg_error;
assign alert_en_16_wd = reg_wdata[0];
- assign alert_en_17_we = addr_hit[81] & reg_we & !reg_error;
+ assign alert_en_17_we = addr_hit[82] & reg_we & !reg_error;
assign alert_en_17_wd = reg_wdata[0];
- assign alert_en_18_we = addr_hit[82] & reg_we & !reg_error;
+ assign alert_en_18_we = addr_hit[83] & reg_we & !reg_error;
assign alert_en_18_wd = reg_wdata[0];
- assign alert_en_19_we = addr_hit[83] & reg_we & !reg_error;
+ assign alert_en_19_we = addr_hit[84] & reg_we & !reg_error;
assign alert_en_19_wd = reg_wdata[0];
- assign alert_en_20_we = addr_hit[84] & reg_we & !reg_error;
+ assign alert_en_20_we = addr_hit[85] & reg_we & !reg_error;
assign alert_en_20_wd = reg_wdata[0];
- assign alert_en_21_we = addr_hit[85] & reg_we & !reg_error;
+ assign alert_en_21_we = addr_hit[86] & reg_we & !reg_error;
assign alert_en_21_wd = reg_wdata[0];
- assign alert_en_22_we = addr_hit[86] & reg_we & !reg_error;
+ assign alert_en_22_we = addr_hit[87] & reg_we & !reg_error;
assign alert_en_22_wd = reg_wdata[0];
- assign alert_en_23_we = addr_hit[87] & reg_we & !reg_error;
+ assign alert_en_23_we = addr_hit[88] & reg_we & !reg_error;
assign alert_en_23_wd = reg_wdata[0];
- assign alert_en_24_we = addr_hit[88] & reg_we & !reg_error;
+ assign alert_en_24_we = addr_hit[89] & reg_we & !reg_error;
assign alert_en_24_wd = reg_wdata[0];
- assign alert_en_25_we = addr_hit[89] & reg_we & !reg_error;
+ assign alert_en_25_we = addr_hit[90] & reg_we & !reg_error;
assign alert_en_25_wd = reg_wdata[0];
- assign alert_en_26_we = addr_hit[90] & reg_we & !reg_error;
+ assign alert_en_26_we = addr_hit[91] & reg_we & !reg_error;
assign alert_en_26_wd = reg_wdata[0];
- assign alert_en_27_we = addr_hit[91] & reg_we & !reg_error;
+ assign alert_en_27_we = addr_hit[92] & reg_we & !reg_error;
assign alert_en_27_wd = reg_wdata[0];
- assign alert_en_28_we = addr_hit[92] & reg_we & !reg_error;
+ assign alert_en_28_we = addr_hit[93] & reg_we & !reg_error;
assign alert_en_28_wd = reg_wdata[0];
- assign alert_en_29_we = addr_hit[93] & reg_we & !reg_error;
+ assign alert_en_29_we = addr_hit[94] & reg_we & !reg_error;
assign alert_en_29_wd = reg_wdata[0];
- assign alert_en_30_we = addr_hit[94] & reg_we & !reg_error;
+ assign alert_en_30_we = addr_hit[95] & reg_we & !reg_error;
assign alert_en_30_wd = reg_wdata[0];
- assign alert_en_31_we = addr_hit[95] & reg_we & !reg_error;
+ assign alert_en_31_we = addr_hit[96] & reg_we & !reg_error;
assign alert_en_31_wd = reg_wdata[0];
- assign alert_en_32_we = addr_hit[96] & reg_we & !reg_error;
+ assign alert_en_32_we = addr_hit[97] & reg_we & !reg_error;
assign alert_en_32_wd = reg_wdata[0];
- assign alert_en_33_we = addr_hit[97] & reg_we & !reg_error;
+ assign alert_en_33_we = addr_hit[98] & reg_we & !reg_error;
assign alert_en_33_wd = reg_wdata[0];
- assign alert_en_34_we = addr_hit[98] & reg_we & !reg_error;
+ assign alert_en_34_we = addr_hit[99] & reg_we & !reg_error;
assign alert_en_34_wd = reg_wdata[0];
- assign alert_en_35_we = addr_hit[99] & reg_we & !reg_error;
+ assign alert_en_35_we = addr_hit[100] & reg_we & !reg_error;
assign alert_en_35_wd = reg_wdata[0];
- assign alert_en_36_we = addr_hit[100] & reg_we & !reg_error;
+ assign alert_en_36_we = addr_hit[101] & reg_we & !reg_error;
assign alert_en_36_wd = reg_wdata[0];
- assign alert_en_37_we = addr_hit[101] & reg_we & !reg_error;
+ assign alert_en_37_we = addr_hit[102] & reg_we & !reg_error;
assign alert_en_37_wd = reg_wdata[0];
- assign alert_en_38_we = addr_hit[102] & reg_we & !reg_error;
+ assign alert_en_38_we = addr_hit[103] & reg_we & !reg_error;
assign alert_en_38_wd = reg_wdata[0];
- assign alert_en_39_we = addr_hit[103] & reg_we & !reg_error;
+ assign alert_en_39_we = addr_hit[104] & reg_we & !reg_error;
assign alert_en_39_wd = reg_wdata[0];
- assign alert_en_40_we = addr_hit[104] & reg_we & !reg_error;
+ assign alert_en_40_we = addr_hit[105] & reg_we & !reg_error;
assign alert_en_40_wd = reg_wdata[0];
- assign alert_en_41_we = addr_hit[105] & reg_we & !reg_error;
+ assign alert_en_41_we = addr_hit[106] & reg_we & !reg_error;
assign alert_en_41_wd = reg_wdata[0];
- assign alert_en_42_we = addr_hit[106] & reg_we & !reg_error;
+ assign alert_en_42_we = addr_hit[107] & reg_we & !reg_error;
assign alert_en_42_wd = reg_wdata[0];
- assign alert_en_43_we = addr_hit[107] & reg_we & !reg_error;
+ assign alert_en_43_we = addr_hit[108] & reg_we & !reg_error;
assign alert_en_43_wd = reg_wdata[0];
- assign alert_en_44_we = addr_hit[108] & reg_we & !reg_error;
+ assign alert_en_44_we = addr_hit[109] & reg_we & !reg_error;
assign alert_en_44_wd = reg_wdata[0];
- assign alert_en_45_we = addr_hit[109] & reg_we & !reg_error;
+ assign alert_en_45_we = addr_hit[110] & reg_we & !reg_error;
assign alert_en_45_wd = reg_wdata[0];
- assign alert_en_46_we = addr_hit[110] & reg_we & !reg_error;
+ assign alert_en_46_we = addr_hit[111] & reg_we & !reg_error;
assign alert_en_46_wd = reg_wdata[0];
- assign alert_en_47_we = addr_hit[111] & reg_we & !reg_error;
+ assign alert_en_47_we = addr_hit[112] & reg_we & !reg_error;
assign alert_en_47_wd = reg_wdata[0];
- assign alert_en_48_we = addr_hit[112] & reg_we & !reg_error;
+ assign alert_en_48_we = addr_hit[113] & reg_we & !reg_error;
assign alert_en_48_wd = reg_wdata[0];
- assign alert_en_49_we = addr_hit[113] & reg_we & !reg_error;
+ assign alert_en_49_we = addr_hit[114] & reg_we & !reg_error;
assign alert_en_49_wd = reg_wdata[0];
- assign alert_en_50_we = addr_hit[114] & reg_we & !reg_error;
+ assign alert_en_50_we = addr_hit[115] & reg_we & !reg_error;
assign alert_en_50_wd = reg_wdata[0];
- assign alert_en_51_we = addr_hit[115] & reg_we & !reg_error;
+ assign alert_en_51_we = addr_hit[116] & reg_we & !reg_error;
assign alert_en_51_wd = reg_wdata[0];
- assign alert_en_52_we = addr_hit[116] & reg_we & !reg_error;
+ assign alert_en_52_we = addr_hit[117] & reg_we & !reg_error;
assign alert_en_52_wd = reg_wdata[0];
- assign alert_en_53_we = addr_hit[117] & reg_we & !reg_error;
+ assign alert_en_53_we = addr_hit[118] & reg_we & !reg_error;
assign alert_en_53_wd = reg_wdata[0];
- assign alert_en_54_we = addr_hit[118] & reg_we & !reg_error;
+ assign alert_en_54_we = addr_hit[119] & reg_we & !reg_error;
assign alert_en_54_wd = reg_wdata[0];
- assign alert_en_55_we = addr_hit[119] & reg_we & !reg_error;
+ assign alert_en_55_we = addr_hit[120] & reg_we & !reg_error;
assign alert_en_55_wd = reg_wdata[0];
- assign alert_en_56_we = addr_hit[120] & reg_we & !reg_error;
+ assign alert_en_56_we = addr_hit[121] & reg_we & !reg_error;
assign alert_en_56_wd = reg_wdata[0];
- assign alert_en_57_we = addr_hit[121] & reg_we & !reg_error;
+ assign alert_en_57_we = addr_hit[122] & reg_we & !reg_error;
assign alert_en_57_wd = reg_wdata[0];
- assign alert_class_0_we = addr_hit[122] & reg_we & !reg_error;
+ assign alert_en_58_we = addr_hit[123] & reg_we & !reg_error;
+
+ assign alert_en_58_wd = reg_wdata[0];
+ assign alert_class_0_we = addr_hit[124] & reg_we & !reg_error;
assign alert_class_0_wd = reg_wdata[1:0];
- assign alert_class_1_we = addr_hit[123] & reg_we & !reg_error;
+ assign alert_class_1_we = addr_hit[125] & reg_we & !reg_error;
assign alert_class_1_wd = reg_wdata[1:0];
- assign alert_class_2_we = addr_hit[124] & reg_we & !reg_error;
+ assign alert_class_2_we = addr_hit[126] & reg_we & !reg_error;
assign alert_class_2_wd = reg_wdata[1:0];
- assign alert_class_3_we = addr_hit[125] & reg_we & !reg_error;
+ assign alert_class_3_we = addr_hit[127] & reg_we & !reg_error;
assign alert_class_3_wd = reg_wdata[1:0];
- assign alert_class_4_we = addr_hit[126] & reg_we & !reg_error;
+ assign alert_class_4_we = addr_hit[128] & reg_we & !reg_error;
assign alert_class_4_wd = reg_wdata[1:0];
- assign alert_class_5_we = addr_hit[127] & reg_we & !reg_error;
+ assign alert_class_5_we = addr_hit[129] & reg_we & !reg_error;
assign alert_class_5_wd = reg_wdata[1:0];
- assign alert_class_6_we = addr_hit[128] & reg_we & !reg_error;
+ assign alert_class_6_we = addr_hit[130] & reg_we & !reg_error;
assign alert_class_6_wd = reg_wdata[1:0];
- assign alert_class_7_we = addr_hit[129] & reg_we & !reg_error;
+ assign alert_class_7_we = addr_hit[131] & reg_we & !reg_error;
assign alert_class_7_wd = reg_wdata[1:0];
- assign alert_class_8_we = addr_hit[130] & reg_we & !reg_error;
+ assign alert_class_8_we = addr_hit[132] & reg_we & !reg_error;
assign alert_class_8_wd = reg_wdata[1:0];
- assign alert_class_9_we = addr_hit[131] & reg_we & !reg_error;
+ assign alert_class_9_we = addr_hit[133] & reg_we & !reg_error;
assign alert_class_9_wd = reg_wdata[1:0];
- assign alert_class_10_we = addr_hit[132] & reg_we & !reg_error;
+ assign alert_class_10_we = addr_hit[134] & reg_we & !reg_error;
assign alert_class_10_wd = reg_wdata[1:0];
- assign alert_class_11_we = addr_hit[133] & reg_we & !reg_error;
+ assign alert_class_11_we = addr_hit[135] & reg_we & !reg_error;
assign alert_class_11_wd = reg_wdata[1:0];
- assign alert_class_12_we = addr_hit[134] & reg_we & !reg_error;
+ assign alert_class_12_we = addr_hit[136] & reg_we & !reg_error;
assign alert_class_12_wd = reg_wdata[1:0];
- assign alert_class_13_we = addr_hit[135] & reg_we & !reg_error;
+ assign alert_class_13_we = addr_hit[137] & reg_we & !reg_error;
assign alert_class_13_wd = reg_wdata[1:0];
- assign alert_class_14_we = addr_hit[136] & reg_we & !reg_error;
+ assign alert_class_14_we = addr_hit[138] & reg_we & !reg_error;
assign alert_class_14_wd = reg_wdata[1:0];
- assign alert_class_15_we = addr_hit[137] & reg_we & !reg_error;
+ assign alert_class_15_we = addr_hit[139] & reg_we & !reg_error;
assign alert_class_15_wd = reg_wdata[1:0];
- assign alert_class_16_we = addr_hit[138] & reg_we & !reg_error;
+ assign alert_class_16_we = addr_hit[140] & reg_we & !reg_error;
assign alert_class_16_wd = reg_wdata[1:0];
- assign alert_class_17_we = addr_hit[139] & reg_we & !reg_error;
+ assign alert_class_17_we = addr_hit[141] & reg_we & !reg_error;
assign alert_class_17_wd = reg_wdata[1:0];
- assign alert_class_18_we = addr_hit[140] & reg_we & !reg_error;
+ assign alert_class_18_we = addr_hit[142] & reg_we & !reg_error;
assign alert_class_18_wd = reg_wdata[1:0];
- assign alert_class_19_we = addr_hit[141] & reg_we & !reg_error;
+ assign alert_class_19_we = addr_hit[143] & reg_we & !reg_error;
assign alert_class_19_wd = reg_wdata[1:0];
- assign alert_class_20_we = addr_hit[142] & reg_we & !reg_error;
+ assign alert_class_20_we = addr_hit[144] & reg_we & !reg_error;
assign alert_class_20_wd = reg_wdata[1:0];
- assign alert_class_21_we = addr_hit[143] & reg_we & !reg_error;
+ assign alert_class_21_we = addr_hit[145] & reg_we & !reg_error;
assign alert_class_21_wd = reg_wdata[1:0];
- assign alert_class_22_we = addr_hit[144] & reg_we & !reg_error;
+ assign alert_class_22_we = addr_hit[146] & reg_we & !reg_error;
assign alert_class_22_wd = reg_wdata[1:0];
- assign alert_class_23_we = addr_hit[145] & reg_we & !reg_error;
+ assign alert_class_23_we = addr_hit[147] & reg_we & !reg_error;
assign alert_class_23_wd = reg_wdata[1:0];
- assign alert_class_24_we = addr_hit[146] & reg_we & !reg_error;
+ assign alert_class_24_we = addr_hit[148] & reg_we & !reg_error;
assign alert_class_24_wd = reg_wdata[1:0];
- assign alert_class_25_we = addr_hit[147] & reg_we & !reg_error;
+ assign alert_class_25_we = addr_hit[149] & reg_we & !reg_error;
assign alert_class_25_wd = reg_wdata[1:0];
- assign alert_class_26_we = addr_hit[148] & reg_we & !reg_error;
+ assign alert_class_26_we = addr_hit[150] & reg_we & !reg_error;
assign alert_class_26_wd = reg_wdata[1:0];
- assign alert_class_27_we = addr_hit[149] & reg_we & !reg_error;
+ assign alert_class_27_we = addr_hit[151] & reg_we & !reg_error;
assign alert_class_27_wd = reg_wdata[1:0];
- assign alert_class_28_we = addr_hit[150] & reg_we & !reg_error;
+ assign alert_class_28_we = addr_hit[152] & reg_we & !reg_error;
assign alert_class_28_wd = reg_wdata[1:0];
- assign alert_class_29_we = addr_hit[151] & reg_we & !reg_error;
+ assign alert_class_29_we = addr_hit[153] & reg_we & !reg_error;
assign alert_class_29_wd = reg_wdata[1:0];
- assign alert_class_30_we = addr_hit[152] & reg_we & !reg_error;
+ assign alert_class_30_we = addr_hit[154] & reg_we & !reg_error;
assign alert_class_30_wd = reg_wdata[1:0];
- assign alert_class_31_we = addr_hit[153] & reg_we & !reg_error;
+ assign alert_class_31_we = addr_hit[155] & reg_we & !reg_error;
assign alert_class_31_wd = reg_wdata[1:0];
- assign alert_class_32_we = addr_hit[154] & reg_we & !reg_error;
+ assign alert_class_32_we = addr_hit[156] & reg_we & !reg_error;
assign alert_class_32_wd = reg_wdata[1:0];
- assign alert_class_33_we = addr_hit[155] & reg_we & !reg_error;
+ assign alert_class_33_we = addr_hit[157] & reg_we & !reg_error;
assign alert_class_33_wd = reg_wdata[1:0];
- assign alert_class_34_we = addr_hit[156] & reg_we & !reg_error;
+ assign alert_class_34_we = addr_hit[158] & reg_we & !reg_error;
assign alert_class_34_wd = reg_wdata[1:0];
- assign alert_class_35_we = addr_hit[157] & reg_we & !reg_error;
+ assign alert_class_35_we = addr_hit[159] & reg_we & !reg_error;
assign alert_class_35_wd = reg_wdata[1:0];
- assign alert_class_36_we = addr_hit[158] & reg_we & !reg_error;
+ assign alert_class_36_we = addr_hit[160] & reg_we & !reg_error;
assign alert_class_36_wd = reg_wdata[1:0];
- assign alert_class_37_we = addr_hit[159] & reg_we & !reg_error;
+ assign alert_class_37_we = addr_hit[161] & reg_we & !reg_error;
assign alert_class_37_wd = reg_wdata[1:0];
- assign alert_class_38_we = addr_hit[160] & reg_we & !reg_error;
+ assign alert_class_38_we = addr_hit[162] & reg_we & !reg_error;
assign alert_class_38_wd = reg_wdata[1:0];
- assign alert_class_39_we = addr_hit[161] & reg_we & !reg_error;
+ assign alert_class_39_we = addr_hit[163] & reg_we & !reg_error;
assign alert_class_39_wd = reg_wdata[1:0];
- assign alert_class_40_we = addr_hit[162] & reg_we & !reg_error;
+ assign alert_class_40_we = addr_hit[164] & reg_we & !reg_error;
assign alert_class_40_wd = reg_wdata[1:0];
- assign alert_class_41_we = addr_hit[163] & reg_we & !reg_error;
+ assign alert_class_41_we = addr_hit[165] & reg_we & !reg_error;
assign alert_class_41_wd = reg_wdata[1:0];
- assign alert_class_42_we = addr_hit[164] & reg_we & !reg_error;
+ assign alert_class_42_we = addr_hit[166] & reg_we & !reg_error;
assign alert_class_42_wd = reg_wdata[1:0];
- assign alert_class_43_we = addr_hit[165] & reg_we & !reg_error;
+ assign alert_class_43_we = addr_hit[167] & reg_we & !reg_error;
assign alert_class_43_wd = reg_wdata[1:0];
- assign alert_class_44_we = addr_hit[166] & reg_we & !reg_error;
+ assign alert_class_44_we = addr_hit[168] & reg_we & !reg_error;
assign alert_class_44_wd = reg_wdata[1:0];
- assign alert_class_45_we = addr_hit[167] & reg_we & !reg_error;
+ assign alert_class_45_we = addr_hit[169] & reg_we & !reg_error;
assign alert_class_45_wd = reg_wdata[1:0];
- assign alert_class_46_we = addr_hit[168] & reg_we & !reg_error;
+ assign alert_class_46_we = addr_hit[170] & reg_we & !reg_error;
assign alert_class_46_wd = reg_wdata[1:0];
- assign alert_class_47_we = addr_hit[169] & reg_we & !reg_error;
+ assign alert_class_47_we = addr_hit[171] & reg_we & !reg_error;
assign alert_class_47_wd = reg_wdata[1:0];
- assign alert_class_48_we = addr_hit[170] & reg_we & !reg_error;
+ assign alert_class_48_we = addr_hit[172] & reg_we & !reg_error;
assign alert_class_48_wd = reg_wdata[1:0];
- assign alert_class_49_we = addr_hit[171] & reg_we & !reg_error;
+ assign alert_class_49_we = addr_hit[173] & reg_we & !reg_error;
assign alert_class_49_wd = reg_wdata[1:0];
- assign alert_class_50_we = addr_hit[172] & reg_we & !reg_error;
+ assign alert_class_50_we = addr_hit[174] & reg_we & !reg_error;
assign alert_class_50_wd = reg_wdata[1:0];
- assign alert_class_51_we = addr_hit[173] & reg_we & !reg_error;
+ assign alert_class_51_we = addr_hit[175] & reg_we & !reg_error;
assign alert_class_51_wd = reg_wdata[1:0];
- assign alert_class_52_we = addr_hit[174] & reg_we & !reg_error;
+ assign alert_class_52_we = addr_hit[176] & reg_we & !reg_error;
assign alert_class_52_wd = reg_wdata[1:0];
- assign alert_class_53_we = addr_hit[175] & reg_we & !reg_error;
+ assign alert_class_53_we = addr_hit[177] & reg_we & !reg_error;
assign alert_class_53_wd = reg_wdata[1:0];
- assign alert_class_54_we = addr_hit[176] & reg_we & !reg_error;
+ assign alert_class_54_we = addr_hit[178] & reg_we & !reg_error;
assign alert_class_54_wd = reg_wdata[1:0];
- assign alert_class_55_we = addr_hit[177] & reg_we & !reg_error;
+ assign alert_class_55_we = addr_hit[179] & reg_we & !reg_error;
assign alert_class_55_wd = reg_wdata[1:0];
- assign alert_class_56_we = addr_hit[178] & reg_we & !reg_error;
+ assign alert_class_56_we = addr_hit[180] & reg_we & !reg_error;
assign alert_class_56_wd = reg_wdata[1:0];
- assign alert_class_57_we = addr_hit[179] & reg_we & !reg_error;
+ assign alert_class_57_we = addr_hit[181] & reg_we & !reg_error;
assign alert_class_57_wd = reg_wdata[1:0];
- assign alert_cause_0_we = addr_hit[180] & reg_we & !reg_error;
+ assign alert_class_58_we = addr_hit[182] & reg_we & !reg_error;
+
+ assign alert_class_58_wd = reg_wdata[1:0];
+ assign alert_cause_0_we = addr_hit[183] & reg_we & !reg_error;
assign alert_cause_0_wd = reg_wdata[0];
- assign alert_cause_1_we = addr_hit[181] & reg_we & !reg_error;
+ assign alert_cause_1_we = addr_hit[184] & reg_we & !reg_error;
assign alert_cause_1_wd = reg_wdata[0];
- assign alert_cause_2_we = addr_hit[182] & reg_we & !reg_error;
+ assign alert_cause_2_we = addr_hit[185] & reg_we & !reg_error;
assign alert_cause_2_wd = reg_wdata[0];
- assign alert_cause_3_we = addr_hit[183] & reg_we & !reg_error;
+ assign alert_cause_3_we = addr_hit[186] & reg_we & !reg_error;
assign alert_cause_3_wd = reg_wdata[0];
- assign alert_cause_4_we = addr_hit[184] & reg_we & !reg_error;
+ assign alert_cause_4_we = addr_hit[187] & reg_we & !reg_error;
assign alert_cause_4_wd = reg_wdata[0];
- assign alert_cause_5_we = addr_hit[185] & reg_we & !reg_error;
+ assign alert_cause_5_we = addr_hit[188] & reg_we & !reg_error;
assign alert_cause_5_wd = reg_wdata[0];
- assign alert_cause_6_we = addr_hit[186] & reg_we & !reg_error;
+ assign alert_cause_6_we = addr_hit[189] & reg_we & !reg_error;
assign alert_cause_6_wd = reg_wdata[0];
- assign alert_cause_7_we = addr_hit[187] & reg_we & !reg_error;
+ assign alert_cause_7_we = addr_hit[190] & reg_we & !reg_error;
assign alert_cause_7_wd = reg_wdata[0];
- assign alert_cause_8_we = addr_hit[188] & reg_we & !reg_error;
+ assign alert_cause_8_we = addr_hit[191] & reg_we & !reg_error;
assign alert_cause_8_wd = reg_wdata[0];
- assign alert_cause_9_we = addr_hit[189] & reg_we & !reg_error;
+ assign alert_cause_9_we = addr_hit[192] & reg_we & !reg_error;
assign alert_cause_9_wd = reg_wdata[0];
- assign alert_cause_10_we = addr_hit[190] & reg_we & !reg_error;
+ assign alert_cause_10_we = addr_hit[193] & reg_we & !reg_error;
assign alert_cause_10_wd = reg_wdata[0];
- assign alert_cause_11_we = addr_hit[191] & reg_we & !reg_error;
+ assign alert_cause_11_we = addr_hit[194] & reg_we & !reg_error;
assign alert_cause_11_wd = reg_wdata[0];
- assign alert_cause_12_we = addr_hit[192] & reg_we & !reg_error;
+ assign alert_cause_12_we = addr_hit[195] & reg_we & !reg_error;
assign alert_cause_12_wd = reg_wdata[0];
- assign alert_cause_13_we = addr_hit[193] & reg_we & !reg_error;
+ assign alert_cause_13_we = addr_hit[196] & reg_we & !reg_error;
assign alert_cause_13_wd = reg_wdata[0];
- assign alert_cause_14_we = addr_hit[194] & reg_we & !reg_error;
+ assign alert_cause_14_we = addr_hit[197] & reg_we & !reg_error;
assign alert_cause_14_wd = reg_wdata[0];
- assign alert_cause_15_we = addr_hit[195] & reg_we & !reg_error;
+ assign alert_cause_15_we = addr_hit[198] & reg_we & !reg_error;
assign alert_cause_15_wd = reg_wdata[0];
- assign alert_cause_16_we = addr_hit[196] & reg_we & !reg_error;
+ assign alert_cause_16_we = addr_hit[199] & reg_we & !reg_error;
assign alert_cause_16_wd = reg_wdata[0];
- assign alert_cause_17_we = addr_hit[197] & reg_we & !reg_error;
+ assign alert_cause_17_we = addr_hit[200] & reg_we & !reg_error;
assign alert_cause_17_wd = reg_wdata[0];
- assign alert_cause_18_we = addr_hit[198] & reg_we & !reg_error;
+ assign alert_cause_18_we = addr_hit[201] & reg_we & !reg_error;
assign alert_cause_18_wd = reg_wdata[0];
- assign alert_cause_19_we = addr_hit[199] & reg_we & !reg_error;
+ assign alert_cause_19_we = addr_hit[202] & reg_we & !reg_error;
assign alert_cause_19_wd = reg_wdata[0];
- assign alert_cause_20_we = addr_hit[200] & reg_we & !reg_error;
+ assign alert_cause_20_we = addr_hit[203] & reg_we & !reg_error;
assign alert_cause_20_wd = reg_wdata[0];
- assign alert_cause_21_we = addr_hit[201] & reg_we & !reg_error;
+ assign alert_cause_21_we = addr_hit[204] & reg_we & !reg_error;
assign alert_cause_21_wd = reg_wdata[0];
- assign alert_cause_22_we = addr_hit[202] & reg_we & !reg_error;
+ assign alert_cause_22_we = addr_hit[205] & reg_we & !reg_error;
assign alert_cause_22_wd = reg_wdata[0];
- assign alert_cause_23_we = addr_hit[203] & reg_we & !reg_error;
+ assign alert_cause_23_we = addr_hit[206] & reg_we & !reg_error;
assign alert_cause_23_wd = reg_wdata[0];
- assign alert_cause_24_we = addr_hit[204] & reg_we & !reg_error;
+ assign alert_cause_24_we = addr_hit[207] & reg_we & !reg_error;
assign alert_cause_24_wd = reg_wdata[0];
- assign alert_cause_25_we = addr_hit[205] & reg_we & !reg_error;
+ assign alert_cause_25_we = addr_hit[208] & reg_we & !reg_error;
assign alert_cause_25_wd = reg_wdata[0];
- assign alert_cause_26_we = addr_hit[206] & reg_we & !reg_error;
+ assign alert_cause_26_we = addr_hit[209] & reg_we & !reg_error;
assign alert_cause_26_wd = reg_wdata[0];
- assign alert_cause_27_we = addr_hit[207] & reg_we & !reg_error;
+ assign alert_cause_27_we = addr_hit[210] & reg_we & !reg_error;
assign alert_cause_27_wd = reg_wdata[0];
- assign alert_cause_28_we = addr_hit[208] & reg_we & !reg_error;
+ assign alert_cause_28_we = addr_hit[211] & reg_we & !reg_error;
assign alert_cause_28_wd = reg_wdata[0];
- assign alert_cause_29_we = addr_hit[209] & reg_we & !reg_error;
+ assign alert_cause_29_we = addr_hit[212] & reg_we & !reg_error;
assign alert_cause_29_wd = reg_wdata[0];
- assign alert_cause_30_we = addr_hit[210] & reg_we & !reg_error;
+ assign alert_cause_30_we = addr_hit[213] & reg_we & !reg_error;
assign alert_cause_30_wd = reg_wdata[0];
- assign alert_cause_31_we = addr_hit[211] & reg_we & !reg_error;
+ assign alert_cause_31_we = addr_hit[214] & reg_we & !reg_error;
assign alert_cause_31_wd = reg_wdata[0];
- assign alert_cause_32_we = addr_hit[212] & reg_we & !reg_error;
+ assign alert_cause_32_we = addr_hit[215] & reg_we & !reg_error;
assign alert_cause_32_wd = reg_wdata[0];
- assign alert_cause_33_we = addr_hit[213] & reg_we & !reg_error;
+ assign alert_cause_33_we = addr_hit[216] & reg_we & !reg_error;
assign alert_cause_33_wd = reg_wdata[0];
- assign alert_cause_34_we = addr_hit[214] & reg_we & !reg_error;
+ assign alert_cause_34_we = addr_hit[217] & reg_we & !reg_error;
assign alert_cause_34_wd = reg_wdata[0];
- assign alert_cause_35_we = addr_hit[215] & reg_we & !reg_error;
+ assign alert_cause_35_we = addr_hit[218] & reg_we & !reg_error;
assign alert_cause_35_wd = reg_wdata[0];
- assign alert_cause_36_we = addr_hit[216] & reg_we & !reg_error;
+ assign alert_cause_36_we = addr_hit[219] & reg_we & !reg_error;
assign alert_cause_36_wd = reg_wdata[0];
- assign alert_cause_37_we = addr_hit[217] & reg_we & !reg_error;
+ assign alert_cause_37_we = addr_hit[220] & reg_we & !reg_error;
assign alert_cause_37_wd = reg_wdata[0];
- assign alert_cause_38_we = addr_hit[218] & reg_we & !reg_error;
+ assign alert_cause_38_we = addr_hit[221] & reg_we & !reg_error;
assign alert_cause_38_wd = reg_wdata[0];
- assign alert_cause_39_we = addr_hit[219] & reg_we & !reg_error;
+ assign alert_cause_39_we = addr_hit[222] & reg_we & !reg_error;
assign alert_cause_39_wd = reg_wdata[0];
- assign alert_cause_40_we = addr_hit[220] & reg_we & !reg_error;
+ assign alert_cause_40_we = addr_hit[223] & reg_we & !reg_error;
assign alert_cause_40_wd = reg_wdata[0];
- assign alert_cause_41_we = addr_hit[221] & reg_we & !reg_error;
+ assign alert_cause_41_we = addr_hit[224] & reg_we & !reg_error;
assign alert_cause_41_wd = reg_wdata[0];
- assign alert_cause_42_we = addr_hit[222] & reg_we & !reg_error;
+ assign alert_cause_42_we = addr_hit[225] & reg_we & !reg_error;
assign alert_cause_42_wd = reg_wdata[0];
- assign alert_cause_43_we = addr_hit[223] & reg_we & !reg_error;
+ assign alert_cause_43_we = addr_hit[226] & reg_we & !reg_error;
assign alert_cause_43_wd = reg_wdata[0];
- assign alert_cause_44_we = addr_hit[224] & reg_we & !reg_error;
+ assign alert_cause_44_we = addr_hit[227] & reg_we & !reg_error;
assign alert_cause_44_wd = reg_wdata[0];
- assign alert_cause_45_we = addr_hit[225] & reg_we & !reg_error;
+ assign alert_cause_45_we = addr_hit[228] & reg_we & !reg_error;
assign alert_cause_45_wd = reg_wdata[0];
- assign alert_cause_46_we = addr_hit[226] & reg_we & !reg_error;
+ assign alert_cause_46_we = addr_hit[229] & reg_we & !reg_error;
assign alert_cause_46_wd = reg_wdata[0];
- assign alert_cause_47_we = addr_hit[227] & reg_we & !reg_error;
+ assign alert_cause_47_we = addr_hit[230] & reg_we & !reg_error;
assign alert_cause_47_wd = reg_wdata[0];
- assign alert_cause_48_we = addr_hit[228] & reg_we & !reg_error;
+ assign alert_cause_48_we = addr_hit[231] & reg_we & !reg_error;
assign alert_cause_48_wd = reg_wdata[0];
- assign alert_cause_49_we = addr_hit[229] & reg_we & !reg_error;
+ assign alert_cause_49_we = addr_hit[232] & reg_we & !reg_error;
assign alert_cause_49_wd = reg_wdata[0];
- assign alert_cause_50_we = addr_hit[230] & reg_we & !reg_error;
+ assign alert_cause_50_we = addr_hit[233] & reg_we & !reg_error;
assign alert_cause_50_wd = reg_wdata[0];
- assign alert_cause_51_we = addr_hit[231] & reg_we & !reg_error;
+ assign alert_cause_51_we = addr_hit[234] & reg_we & !reg_error;
assign alert_cause_51_wd = reg_wdata[0];
- assign alert_cause_52_we = addr_hit[232] & reg_we & !reg_error;
+ assign alert_cause_52_we = addr_hit[235] & reg_we & !reg_error;
assign alert_cause_52_wd = reg_wdata[0];
- assign alert_cause_53_we = addr_hit[233] & reg_we & !reg_error;
+ assign alert_cause_53_we = addr_hit[236] & reg_we & !reg_error;
assign alert_cause_53_wd = reg_wdata[0];
- assign alert_cause_54_we = addr_hit[234] & reg_we & !reg_error;
+ assign alert_cause_54_we = addr_hit[237] & reg_we & !reg_error;
assign alert_cause_54_wd = reg_wdata[0];
- assign alert_cause_55_we = addr_hit[235] & reg_we & !reg_error;
+ assign alert_cause_55_we = addr_hit[238] & reg_we & !reg_error;
assign alert_cause_55_wd = reg_wdata[0];
- assign alert_cause_56_we = addr_hit[236] & reg_we & !reg_error;
+ assign alert_cause_56_we = addr_hit[239] & reg_we & !reg_error;
assign alert_cause_56_wd = reg_wdata[0];
- assign alert_cause_57_we = addr_hit[237] & reg_we & !reg_error;
+ assign alert_cause_57_we = addr_hit[240] & reg_we & !reg_error;
assign alert_cause_57_wd = reg_wdata[0];
- assign loc_alert_regwen_0_we = addr_hit[238] & reg_we & !reg_error;
+ assign alert_cause_58_we = addr_hit[241] & reg_we & !reg_error;
+
+ assign alert_cause_58_wd = reg_wdata[0];
+ assign loc_alert_regwen_0_we = addr_hit[242] & reg_we & !reg_error;
assign loc_alert_regwen_0_wd = reg_wdata[0];
- assign loc_alert_regwen_1_we = addr_hit[239] & reg_we & !reg_error;
+ assign loc_alert_regwen_1_we = addr_hit[243] & reg_we & !reg_error;
assign loc_alert_regwen_1_wd = reg_wdata[0];
- assign loc_alert_regwen_2_we = addr_hit[240] & reg_we & !reg_error;
+ assign loc_alert_regwen_2_we = addr_hit[244] & reg_we & !reg_error;
assign loc_alert_regwen_2_wd = reg_wdata[0];
- assign loc_alert_regwen_3_we = addr_hit[241] & reg_we & !reg_error;
+ assign loc_alert_regwen_3_we = addr_hit[245] & reg_we & !reg_error;
assign loc_alert_regwen_3_wd = reg_wdata[0];
- assign loc_alert_regwen_4_we = addr_hit[242] & reg_we & !reg_error;
+ assign loc_alert_regwen_4_we = addr_hit[246] & reg_we & !reg_error;
assign loc_alert_regwen_4_wd = reg_wdata[0];
- assign loc_alert_en_0_we = addr_hit[243] & reg_we & !reg_error;
+ assign loc_alert_en_0_we = addr_hit[247] & reg_we & !reg_error;
assign loc_alert_en_0_wd = reg_wdata[0];
- assign loc_alert_en_1_we = addr_hit[244] & reg_we & !reg_error;
+ assign loc_alert_en_1_we = addr_hit[248] & reg_we & !reg_error;
assign loc_alert_en_1_wd = reg_wdata[0];
- assign loc_alert_en_2_we = addr_hit[245] & reg_we & !reg_error;
+ assign loc_alert_en_2_we = addr_hit[249] & reg_we & !reg_error;
assign loc_alert_en_2_wd = reg_wdata[0];
- assign loc_alert_en_3_we = addr_hit[246] & reg_we & !reg_error;
+ assign loc_alert_en_3_we = addr_hit[250] & reg_we & !reg_error;
assign loc_alert_en_3_wd = reg_wdata[0];
- assign loc_alert_en_4_we = addr_hit[247] & reg_we & !reg_error;
+ assign loc_alert_en_4_we = addr_hit[251] & reg_we & !reg_error;
assign loc_alert_en_4_wd = reg_wdata[0];
- assign loc_alert_class_0_we = addr_hit[248] & reg_we & !reg_error;
+ assign loc_alert_class_0_we = addr_hit[252] & reg_we & !reg_error;
assign loc_alert_class_0_wd = reg_wdata[1:0];
- assign loc_alert_class_1_we = addr_hit[249] & reg_we & !reg_error;
+ assign loc_alert_class_1_we = addr_hit[253] & reg_we & !reg_error;
assign loc_alert_class_1_wd = reg_wdata[1:0];
- assign loc_alert_class_2_we = addr_hit[250] & reg_we & !reg_error;
+ assign loc_alert_class_2_we = addr_hit[254] & reg_we & !reg_error;
assign loc_alert_class_2_wd = reg_wdata[1:0];
- assign loc_alert_class_3_we = addr_hit[251] & reg_we & !reg_error;
+ assign loc_alert_class_3_we = addr_hit[255] & reg_we & !reg_error;
assign loc_alert_class_3_wd = reg_wdata[1:0];
- assign loc_alert_class_4_we = addr_hit[252] & reg_we & !reg_error;
+ assign loc_alert_class_4_we = addr_hit[256] & reg_we & !reg_error;
assign loc_alert_class_4_wd = reg_wdata[1:0];
- assign loc_alert_cause_0_we = addr_hit[253] & reg_we & !reg_error;
+ assign loc_alert_cause_0_we = addr_hit[257] & reg_we & !reg_error;
assign loc_alert_cause_0_wd = reg_wdata[0];
- assign loc_alert_cause_1_we = addr_hit[254] & reg_we & !reg_error;
+ assign loc_alert_cause_1_we = addr_hit[258] & reg_we & !reg_error;
assign loc_alert_cause_1_wd = reg_wdata[0];
- assign loc_alert_cause_2_we = addr_hit[255] & reg_we & !reg_error;
+ assign loc_alert_cause_2_we = addr_hit[259] & reg_we & !reg_error;
assign loc_alert_cause_2_wd = reg_wdata[0];
- assign loc_alert_cause_3_we = addr_hit[256] & reg_we & !reg_error;
+ assign loc_alert_cause_3_we = addr_hit[260] & reg_we & !reg_error;
assign loc_alert_cause_3_wd = reg_wdata[0];
- assign loc_alert_cause_4_we = addr_hit[257] & reg_we & !reg_error;
+ assign loc_alert_cause_4_we = addr_hit[261] & reg_we & !reg_error;
assign loc_alert_cause_4_wd = reg_wdata[0];
- assign classa_regwen_we = addr_hit[258] & reg_we & !reg_error;
+ assign classa_regwen_we = addr_hit[262] & reg_we & !reg_error;
assign classa_regwen_wd = reg_wdata[0];
- assign classa_ctrl_we = addr_hit[259] & reg_we & !reg_error;
+ assign classa_ctrl_we = addr_hit[263] & reg_we & !reg_error;
assign classa_ctrl_en_wd = reg_wdata[0];
@@ -11942,37 +12082,37 @@
assign classa_ctrl_map_e2_wd = reg_wdata[11:10];
assign classa_ctrl_map_e3_wd = reg_wdata[13:12];
- assign classa_clr_regwen_we = addr_hit[260] & reg_we & !reg_error;
+ assign classa_clr_regwen_we = addr_hit[264] & reg_we & !reg_error;
assign classa_clr_regwen_wd = reg_wdata[0];
- assign classa_clr_we = addr_hit[261] & reg_we & !reg_error;
+ assign classa_clr_we = addr_hit[265] & reg_we & !reg_error;
assign classa_clr_wd = reg_wdata[0];
- assign classa_accum_cnt_re = addr_hit[262] & reg_re & !reg_error;
- assign classa_accum_thresh_we = addr_hit[263] & reg_we & !reg_error;
+ assign classa_accum_cnt_re = addr_hit[266] & reg_re & !reg_error;
+ assign classa_accum_thresh_we = addr_hit[267] & reg_we & !reg_error;
assign classa_accum_thresh_wd = reg_wdata[15:0];
- assign classa_timeout_cyc_we = addr_hit[264] & reg_we & !reg_error;
+ assign classa_timeout_cyc_we = addr_hit[268] & reg_we & !reg_error;
assign classa_timeout_cyc_wd = reg_wdata[31:0];
- assign classa_phase0_cyc_we = addr_hit[265] & reg_we & !reg_error;
+ assign classa_phase0_cyc_we = addr_hit[269] & reg_we & !reg_error;
assign classa_phase0_cyc_wd = reg_wdata[31:0];
- assign classa_phase1_cyc_we = addr_hit[266] & reg_we & !reg_error;
+ assign classa_phase1_cyc_we = addr_hit[270] & reg_we & !reg_error;
assign classa_phase1_cyc_wd = reg_wdata[31:0];
- assign classa_phase2_cyc_we = addr_hit[267] & reg_we & !reg_error;
+ assign classa_phase2_cyc_we = addr_hit[271] & reg_we & !reg_error;
assign classa_phase2_cyc_wd = reg_wdata[31:0];
- assign classa_phase3_cyc_we = addr_hit[268] & reg_we & !reg_error;
+ assign classa_phase3_cyc_we = addr_hit[272] & reg_we & !reg_error;
assign classa_phase3_cyc_wd = reg_wdata[31:0];
- assign classa_esc_cnt_re = addr_hit[269] & reg_re & !reg_error;
- assign classa_state_re = addr_hit[270] & reg_re & !reg_error;
- assign classb_regwen_we = addr_hit[271] & reg_we & !reg_error;
+ assign classa_esc_cnt_re = addr_hit[273] & reg_re & !reg_error;
+ assign classa_state_re = addr_hit[274] & reg_re & !reg_error;
+ assign classb_regwen_we = addr_hit[275] & reg_we & !reg_error;
assign classb_regwen_wd = reg_wdata[0];
- assign classb_ctrl_we = addr_hit[272] & reg_we & !reg_error;
+ assign classb_ctrl_we = addr_hit[276] & reg_we & !reg_error;
assign classb_ctrl_en_wd = reg_wdata[0];
@@ -11993,37 +12133,37 @@
assign classb_ctrl_map_e2_wd = reg_wdata[11:10];
assign classb_ctrl_map_e3_wd = reg_wdata[13:12];
- assign classb_clr_regwen_we = addr_hit[273] & reg_we & !reg_error;
+ assign classb_clr_regwen_we = addr_hit[277] & reg_we & !reg_error;
assign classb_clr_regwen_wd = reg_wdata[0];
- assign classb_clr_we = addr_hit[274] & reg_we & !reg_error;
+ assign classb_clr_we = addr_hit[278] & reg_we & !reg_error;
assign classb_clr_wd = reg_wdata[0];
- assign classb_accum_cnt_re = addr_hit[275] & reg_re & !reg_error;
- assign classb_accum_thresh_we = addr_hit[276] & reg_we & !reg_error;
+ assign classb_accum_cnt_re = addr_hit[279] & reg_re & !reg_error;
+ assign classb_accum_thresh_we = addr_hit[280] & reg_we & !reg_error;
assign classb_accum_thresh_wd = reg_wdata[15:0];
- assign classb_timeout_cyc_we = addr_hit[277] & reg_we & !reg_error;
+ assign classb_timeout_cyc_we = addr_hit[281] & reg_we & !reg_error;
assign classb_timeout_cyc_wd = reg_wdata[31:0];
- assign classb_phase0_cyc_we = addr_hit[278] & reg_we & !reg_error;
+ assign classb_phase0_cyc_we = addr_hit[282] & reg_we & !reg_error;
assign classb_phase0_cyc_wd = reg_wdata[31:0];
- assign classb_phase1_cyc_we = addr_hit[279] & reg_we & !reg_error;
+ assign classb_phase1_cyc_we = addr_hit[283] & reg_we & !reg_error;
assign classb_phase1_cyc_wd = reg_wdata[31:0];
- assign classb_phase2_cyc_we = addr_hit[280] & reg_we & !reg_error;
+ assign classb_phase2_cyc_we = addr_hit[284] & reg_we & !reg_error;
assign classb_phase2_cyc_wd = reg_wdata[31:0];
- assign classb_phase3_cyc_we = addr_hit[281] & reg_we & !reg_error;
+ assign classb_phase3_cyc_we = addr_hit[285] & reg_we & !reg_error;
assign classb_phase3_cyc_wd = reg_wdata[31:0];
- assign classb_esc_cnt_re = addr_hit[282] & reg_re & !reg_error;
- assign classb_state_re = addr_hit[283] & reg_re & !reg_error;
- assign classc_regwen_we = addr_hit[284] & reg_we & !reg_error;
+ assign classb_esc_cnt_re = addr_hit[286] & reg_re & !reg_error;
+ assign classb_state_re = addr_hit[287] & reg_re & !reg_error;
+ assign classc_regwen_we = addr_hit[288] & reg_we & !reg_error;
assign classc_regwen_wd = reg_wdata[0];
- assign classc_ctrl_we = addr_hit[285] & reg_we & !reg_error;
+ assign classc_ctrl_we = addr_hit[289] & reg_we & !reg_error;
assign classc_ctrl_en_wd = reg_wdata[0];
@@ -12044,37 +12184,37 @@
assign classc_ctrl_map_e2_wd = reg_wdata[11:10];
assign classc_ctrl_map_e3_wd = reg_wdata[13:12];
- assign classc_clr_regwen_we = addr_hit[286] & reg_we & !reg_error;
+ assign classc_clr_regwen_we = addr_hit[290] & reg_we & !reg_error;
assign classc_clr_regwen_wd = reg_wdata[0];
- assign classc_clr_we = addr_hit[287] & reg_we & !reg_error;
+ assign classc_clr_we = addr_hit[291] & reg_we & !reg_error;
assign classc_clr_wd = reg_wdata[0];
- assign classc_accum_cnt_re = addr_hit[288] & reg_re & !reg_error;
- assign classc_accum_thresh_we = addr_hit[289] & reg_we & !reg_error;
+ assign classc_accum_cnt_re = addr_hit[292] & reg_re & !reg_error;
+ assign classc_accum_thresh_we = addr_hit[293] & reg_we & !reg_error;
assign classc_accum_thresh_wd = reg_wdata[15:0];
- assign classc_timeout_cyc_we = addr_hit[290] & reg_we & !reg_error;
+ assign classc_timeout_cyc_we = addr_hit[294] & reg_we & !reg_error;
assign classc_timeout_cyc_wd = reg_wdata[31:0];
- assign classc_phase0_cyc_we = addr_hit[291] & reg_we & !reg_error;
+ assign classc_phase0_cyc_we = addr_hit[295] & reg_we & !reg_error;
assign classc_phase0_cyc_wd = reg_wdata[31:0];
- assign classc_phase1_cyc_we = addr_hit[292] & reg_we & !reg_error;
+ assign classc_phase1_cyc_we = addr_hit[296] & reg_we & !reg_error;
assign classc_phase1_cyc_wd = reg_wdata[31:0];
- assign classc_phase2_cyc_we = addr_hit[293] & reg_we & !reg_error;
+ assign classc_phase2_cyc_we = addr_hit[297] & reg_we & !reg_error;
assign classc_phase2_cyc_wd = reg_wdata[31:0];
- assign classc_phase3_cyc_we = addr_hit[294] & reg_we & !reg_error;
+ assign classc_phase3_cyc_we = addr_hit[298] & reg_we & !reg_error;
assign classc_phase3_cyc_wd = reg_wdata[31:0];
- assign classc_esc_cnt_re = addr_hit[295] & reg_re & !reg_error;
- assign classc_state_re = addr_hit[296] & reg_re & !reg_error;
- assign classd_regwen_we = addr_hit[297] & reg_we & !reg_error;
+ assign classc_esc_cnt_re = addr_hit[299] & reg_re & !reg_error;
+ assign classc_state_re = addr_hit[300] & reg_re & !reg_error;
+ assign classd_regwen_we = addr_hit[301] & reg_we & !reg_error;
assign classd_regwen_wd = reg_wdata[0];
- assign classd_ctrl_we = addr_hit[298] & reg_we & !reg_error;
+ assign classd_ctrl_we = addr_hit[302] & reg_we & !reg_error;
assign classd_ctrl_en_wd = reg_wdata[0];
@@ -12095,33 +12235,33 @@
assign classd_ctrl_map_e2_wd = reg_wdata[11:10];
assign classd_ctrl_map_e3_wd = reg_wdata[13:12];
- assign classd_clr_regwen_we = addr_hit[299] & reg_we & !reg_error;
+ assign classd_clr_regwen_we = addr_hit[303] & reg_we & !reg_error;
assign classd_clr_regwen_wd = reg_wdata[0];
- assign classd_clr_we = addr_hit[300] & reg_we & !reg_error;
+ assign classd_clr_we = addr_hit[304] & reg_we & !reg_error;
assign classd_clr_wd = reg_wdata[0];
- assign classd_accum_cnt_re = addr_hit[301] & reg_re & !reg_error;
- assign classd_accum_thresh_we = addr_hit[302] & reg_we & !reg_error;
+ assign classd_accum_cnt_re = addr_hit[305] & reg_re & !reg_error;
+ assign classd_accum_thresh_we = addr_hit[306] & reg_we & !reg_error;
assign classd_accum_thresh_wd = reg_wdata[15:0];
- assign classd_timeout_cyc_we = addr_hit[303] & reg_we & !reg_error;
+ assign classd_timeout_cyc_we = addr_hit[307] & reg_we & !reg_error;
assign classd_timeout_cyc_wd = reg_wdata[31:0];
- assign classd_phase0_cyc_we = addr_hit[304] & reg_we & !reg_error;
+ assign classd_phase0_cyc_we = addr_hit[308] & reg_we & !reg_error;
assign classd_phase0_cyc_wd = reg_wdata[31:0];
- assign classd_phase1_cyc_we = addr_hit[305] & reg_we & !reg_error;
+ assign classd_phase1_cyc_we = addr_hit[309] & reg_we & !reg_error;
assign classd_phase1_cyc_wd = reg_wdata[31:0];
- assign classd_phase2_cyc_we = addr_hit[306] & reg_we & !reg_error;
+ assign classd_phase2_cyc_we = addr_hit[310] & reg_we & !reg_error;
assign classd_phase2_cyc_wd = reg_wdata[31:0];
- assign classd_phase3_cyc_we = addr_hit[307] & reg_we & !reg_error;
+ assign classd_phase3_cyc_we = addr_hit[311] & reg_we & !reg_error;
assign classd_phase3_cyc_wd = reg_wdata[31:0];
- assign classd_esc_cnt_re = addr_hit[308] & reg_re & !reg_error;
- assign classd_state_re = addr_hit[309] & reg_re & !reg_error;
+ assign classd_esc_cnt_re = addr_hit[312] & reg_re & !reg_error;
+ assign classd_state_re = addr_hit[313] & reg_re & !reg_error;
// Read data return
always_comb begin
@@ -12393,786 +12533,802 @@
end
addr_hit[64]: begin
- reg_rdata_next[0] = alert_en_0_qs;
+ reg_rdata_next[0] = alert_regwen_58_qs;
end
addr_hit[65]: begin
- reg_rdata_next[0] = alert_en_1_qs;
+ reg_rdata_next[0] = alert_en_0_qs;
end
addr_hit[66]: begin
- reg_rdata_next[0] = alert_en_2_qs;
+ reg_rdata_next[0] = alert_en_1_qs;
end
addr_hit[67]: begin
- reg_rdata_next[0] = alert_en_3_qs;
+ reg_rdata_next[0] = alert_en_2_qs;
end
addr_hit[68]: begin
- reg_rdata_next[0] = alert_en_4_qs;
+ reg_rdata_next[0] = alert_en_3_qs;
end
addr_hit[69]: begin
- reg_rdata_next[0] = alert_en_5_qs;
+ reg_rdata_next[0] = alert_en_4_qs;
end
addr_hit[70]: begin
- reg_rdata_next[0] = alert_en_6_qs;
+ reg_rdata_next[0] = alert_en_5_qs;
end
addr_hit[71]: begin
- reg_rdata_next[0] = alert_en_7_qs;
+ reg_rdata_next[0] = alert_en_6_qs;
end
addr_hit[72]: begin
- reg_rdata_next[0] = alert_en_8_qs;
+ reg_rdata_next[0] = alert_en_7_qs;
end
addr_hit[73]: begin
- reg_rdata_next[0] = alert_en_9_qs;
+ reg_rdata_next[0] = alert_en_8_qs;
end
addr_hit[74]: begin
- reg_rdata_next[0] = alert_en_10_qs;
+ reg_rdata_next[0] = alert_en_9_qs;
end
addr_hit[75]: begin
- reg_rdata_next[0] = alert_en_11_qs;
+ reg_rdata_next[0] = alert_en_10_qs;
end
addr_hit[76]: begin
- reg_rdata_next[0] = alert_en_12_qs;
+ reg_rdata_next[0] = alert_en_11_qs;
end
addr_hit[77]: begin
- reg_rdata_next[0] = alert_en_13_qs;
+ reg_rdata_next[0] = alert_en_12_qs;
end
addr_hit[78]: begin
- reg_rdata_next[0] = alert_en_14_qs;
+ reg_rdata_next[0] = alert_en_13_qs;
end
addr_hit[79]: begin
- reg_rdata_next[0] = alert_en_15_qs;
+ reg_rdata_next[0] = alert_en_14_qs;
end
addr_hit[80]: begin
- reg_rdata_next[0] = alert_en_16_qs;
+ reg_rdata_next[0] = alert_en_15_qs;
end
addr_hit[81]: begin
- reg_rdata_next[0] = alert_en_17_qs;
+ reg_rdata_next[0] = alert_en_16_qs;
end
addr_hit[82]: begin
- reg_rdata_next[0] = alert_en_18_qs;
+ reg_rdata_next[0] = alert_en_17_qs;
end
addr_hit[83]: begin
- reg_rdata_next[0] = alert_en_19_qs;
+ reg_rdata_next[0] = alert_en_18_qs;
end
addr_hit[84]: begin
- reg_rdata_next[0] = alert_en_20_qs;
+ reg_rdata_next[0] = alert_en_19_qs;
end
addr_hit[85]: begin
- reg_rdata_next[0] = alert_en_21_qs;
+ reg_rdata_next[0] = alert_en_20_qs;
end
addr_hit[86]: begin
- reg_rdata_next[0] = alert_en_22_qs;
+ reg_rdata_next[0] = alert_en_21_qs;
end
addr_hit[87]: begin
- reg_rdata_next[0] = alert_en_23_qs;
+ reg_rdata_next[0] = alert_en_22_qs;
end
addr_hit[88]: begin
- reg_rdata_next[0] = alert_en_24_qs;
+ reg_rdata_next[0] = alert_en_23_qs;
end
addr_hit[89]: begin
- reg_rdata_next[0] = alert_en_25_qs;
+ reg_rdata_next[0] = alert_en_24_qs;
end
addr_hit[90]: begin
- reg_rdata_next[0] = alert_en_26_qs;
+ reg_rdata_next[0] = alert_en_25_qs;
end
addr_hit[91]: begin
- reg_rdata_next[0] = alert_en_27_qs;
+ reg_rdata_next[0] = alert_en_26_qs;
end
addr_hit[92]: begin
- reg_rdata_next[0] = alert_en_28_qs;
+ reg_rdata_next[0] = alert_en_27_qs;
end
addr_hit[93]: begin
- reg_rdata_next[0] = alert_en_29_qs;
+ reg_rdata_next[0] = alert_en_28_qs;
end
addr_hit[94]: begin
- reg_rdata_next[0] = alert_en_30_qs;
+ reg_rdata_next[0] = alert_en_29_qs;
end
addr_hit[95]: begin
- reg_rdata_next[0] = alert_en_31_qs;
+ reg_rdata_next[0] = alert_en_30_qs;
end
addr_hit[96]: begin
- reg_rdata_next[0] = alert_en_32_qs;
+ reg_rdata_next[0] = alert_en_31_qs;
end
addr_hit[97]: begin
- reg_rdata_next[0] = alert_en_33_qs;
+ reg_rdata_next[0] = alert_en_32_qs;
end
addr_hit[98]: begin
- reg_rdata_next[0] = alert_en_34_qs;
+ reg_rdata_next[0] = alert_en_33_qs;
end
addr_hit[99]: begin
- reg_rdata_next[0] = alert_en_35_qs;
+ reg_rdata_next[0] = alert_en_34_qs;
end
addr_hit[100]: begin
- reg_rdata_next[0] = alert_en_36_qs;
+ reg_rdata_next[0] = alert_en_35_qs;
end
addr_hit[101]: begin
- reg_rdata_next[0] = alert_en_37_qs;
+ reg_rdata_next[0] = alert_en_36_qs;
end
addr_hit[102]: begin
- reg_rdata_next[0] = alert_en_38_qs;
+ reg_rdata_next[0] = alert_en_37_qs;
end
addr_hit[103]: begin
- reg_rdata_next[0] = alert_en_39_qs;
+ reg_rdata_next[0] = alert_en_38_qs;
end
addr_hit[104]: begin
- reg_rdata_next[0] = alert_en_40_qs;
+ reg_rdata_next[0] = alert_en_39_qs;
end
addr_hit[105]: begin
- reg_rdata_next[0] = alert_en_41_qs;
+ reg_rdata_next[0] = alert_en_40_qs;
end
addr_hit[106]: begin
- reg_rdata_next[0] = alert_en_42_qs;
+ reg_rdata_next[0] = alert_en_41_qs;
end
addr_hit[107]: begin
- reg_rdata_next[0] = alert_en_43_qs;
+ reg_rdata_next[0] = alert_en_42_qs;
end
addr_hit[108]: begin
- reg_rdata_next[0] = alert_en_44_qs;
+ reg_rdata_next[0] = alert_en_43_qs;
end
addr_hit[109]: begin
- reg_rdata_next[0] = alert_en_45_qs;
+ reg_rdata_next[0] = alert_en_44_qs;
end
addr_hit[110]: begin
- reg_rdata_next[0] = alert_en_46_qs;
+ reg_rdata_next[0] = alert_en_45_qs;
end
addr_hit[111]: begin
- reg_rdata_next[0] = alert_en_47_qs;
+ reg_rdata_next[0] = alert_en_46_qs;
end
addr_hit[112]: begin
- reg_rdata_next[0] = alert_en_48_qs;
+ reg_rdata_next[0] = alert_en_47_qs;
end
addr_hit[113]: begin
- reg_rdata_next[0] = alert_en_49_qs;
+ reg_rdata_next[0] = alert_en_48_qs;
end
addr_hit[114]: begin
- reg_rdata_next[0] = alert_en_50_qs;
+ reg_rdata_next[0] = alert_en_49_qs;
end
addr_hit[115]: begin
- reg_rdata_next[0] = alert_en_51_qs;
+ reg_rdata_next[0] = alert_en_50_qs;
end
addr_hit[116]: begin
- reg_rdata_next[0] = alert_en_52_qs;
+ reg_rdata_next[0] = alert_en_51_qs;
end
addr_hit[117]: begin
- reg_rdata_next[0] = alert_en_53_qs;
+ reg_rdata_next[0] = alert_en_52_qs;
end
addr_hit[118]: begin
- reg_rdata_next[0] = alert_en_54_qs;
+ reg_rdata_next[0] = alert_en_53_qs;
end
addr_hit[119]: begin
- reg_rdata_next[0] = alert_en_55_qs;
+ reg_rdata_next[0] = alert_en_54_qs;
end
addr_hit[120]: begin
- reg_rdata_next[0] = alert_en_56_qs;
+ reg_rdata_next[0] = alert_en_55_qs;
end
addr_hit[121]: begin
- reg_rdata_next[0] = alert_en_57_qs;
+ reg_rdata_next[0] = alert_en_56_qs;
end
addr_hit[122]: begin
- reg_rdata_next[1:0] = alert_class_0_qs;
+ reg_rdata_next[0] = alert_en_57_qs;
end
addr_hit[123]: begin
- reg_rdata_next[1:0] = alert_class_1_qs;
+ reg_rdata_next[0] = alert_en_58_qs;
end
addr_hit[124]: begin
- reg_rdata_next[1:0] = alert_class_2_qs;
+ reg_rdata_next[1:0] = alert_class_0_qs;
end
addr_hit[125]: begin
- reg_rdata_next[1:0] = alert_class_3_qs;
+ reg_rdata_next[1:0] = alert_class_1_qs;
end
addr_hit[126]: begin
- reg_rdata_next[1:0] = alert_class_4_qs;
+ reg_rdata_next[1:0] = alert_class_2_qs;
end
addr_hit[127]: begin
- reg_rdata_next[1:0] = alert_class_5_qs;
+ reg_rdata_next[1:0] = alert_class_3_qs;
end
addr_hit[128]: begin
- reg_rdata_next[1:0] = alert_class_6_qs;
+ reg_rdata_next[1:0] = alert_class_4_qs;
end
addr_hit[129]: begin
- reg_rdata_next[1:0] = alert_class_7_qs;
+ reg_rdata_next[1:0] = alert_class_5_qs;
end
addr_hit[130]: begin
- reg_rdata_next[1:0] = alert_class_8_qs;
+ reg_rdata_next[1:0] = alert_class_6_qs;
end
addr_hit[131]: begin
- reg_rdata_next[1:0] = alert_class_9_qs;
+ reg_rdata_next[1:0] = alert_class_7_qs;
end
addr_hit[132]: begin
- reg_rdata_next[1:0] = alert_class_10_qs;
+ reg_rdata_next[1:0] = alert_class_8_qs;
end
addr_hit[133]: begin
- reg_rdata_next[1:0] = alert_class_11_qs;
+ reg_rdata_next[1:0] = alert_class_9_qs;
end
addr_hit[134]: begin
- reg_rdata_next[1:0] = alert_class_12_qs;
+ reg_rdata_next[1:0] = alert_class_10_qs;
end
addr_hit[135]: begin
- reg_rdata_next[1:0] = alert_class_13_qs;
+ reg_rdata_next[1:0] = alert_class_11_qs;
end
addr_hit[136]: begin
- reg_rdata_next[1:0] = alert_class_14_qs;
+ reg_rdata_next[1:0] = alert_class_12_qs;
end
addr_hit[137]: begin
- reg_rdata_next[1:0] = alert_class_15_qs;
+ reg_rdata_next[1:0] = alert_class_13_qs;
end
addr_hit[138]: begin
- reg_rdata_next[1:0] = alert_class_16_qs;
+ reg_rdata_next[1:0] = alert_class_14_qs;
end
addr_hit[139]: begin
- reg_rdata_next[1:0] = alert_class_17_qs;
+ reg_rdata_next[1:0] = alert_class_15_qs;
end
addr_hit[140]: begin
- reg_rdata_next[1:0] = alert_class_18_qs;
+ reg_rdata_next[1:0] = alert_class_16_qs;
end
addr_hit[141]: begin
- reg_rdata_next[1:0] = alert_class_19_qs;
+ reg_rdata_next[1:0] = alert_class_17_qs;
end
addr_hit[142]: begin
- reg_rdata_next[1:0] = alert_class_20_qs;
+ reg_rdata_next[1:0] = alert_class_18_qs;
end
addr_hit[143]: begin
- reg_rdata_next[1:0] = alert_class_21_qs;
+ reg_rdata_next[1:0] = alert_class_19_qs;
end
addr_hit[144]: begin
- reg_rdata_next[1:0] = alert_class_22_qs;
+ reg_rdata_next[1:0] = alert_class_20_qs;
end
addr_hit[145]: begin
- reg_rdata_next[1:0] = alert_class_23_qs;
+ reg_rdata_next[1:0] = alert_class_21_qs;
end
addr_hit[146]: begin
- reg_rdata_next[1:0] = alert_class_24_qs;
+ reg_rdata_next[1:0] = alert_class_22_qs;
end
addr_hit[147]: begin
- reg_rdata_next[1:0] = alert_class_25_qs;
+ reg_rdata_next[1:0] = alert_class_23_qs;
end
addr_hit[148]: begin
- reg_rdata_next[1:0] = alert_class_26_qs;
+ reg_rdata_next[1:0] = alert_class_24_qs;
end
addr_hit[149]: begin
- reg_rdata_next[1:0] = alert_class_27_qs;
+ reg_rdata_next[1:0] = alert_class_25_qs;
end
addr_hit[150]: begin
- reg_rdata_next[1:0] = alert_class_28_qs;
+ reg_rdata_next[1:0] = alert_class_26_qs;
end
addr_hit[151]: begin
- reg_rdata_next[1:0] = alert_class_29_qs;
+ reg_rdata_next[1:0] = alert_class_27_qs;
end
addr_hit[152]: begin
- reg_rdata_next[1:0] = alert_class_30_qs;
+ reg_rdata_next[1:0] = alert_class_28_qs;
end
addr_hit[153]: begin
- reg_rdata_next[1:0] = alert_class_31_qs;
+ reg_rdata_next[1:0] = alert_class_29_qs;
end
addr_hit[154]: begin
- reg_rdata_next[1:0] = alert_class_32_qs;
+ reg_rdata_next[1:0] = alert_class_30_qs;
end
addr_hit[155]: begin
- reg_rdata_next[1:0] = alert_class_33_qs;
+ reg_rdata_next[1:0] = alert_class_31_qs;
end
addr_hit[156]: begin
- reg_rdata_next[1:0] = alert_class_34_qs;
+ reg_rdata_next[1:0] = alert_class_32_qs;
end
addr_hit[157]: begin
- reg_rdata_next[1:0] = alert_class_35_qs;
+ reg_rdata_next[1:0] = alert_class_33_qs;
end
addr_hit[158]: begin
- reg_rdata_next[1:0] = alert_class_36_qs;
+ reg_rdata_next[1:0] = alert_class_34_qs;
end
addr_hit[159]: begin
- reg_rdata_next[1:0] = alert_class_37_qs;
+ reg_rdata_next[1:0] = alert_class_35_qs;
end
addr_hit[160]: begin
- reg_rdata_next[1:0] = alert_class_38_qs;
+ reg_rdata_next[1:0] = alert_class_36_qs;
end
addr_hit[161]: begin
- reg_rdata_next[1:0] = alert_class_39_qs;
+ reg_rdata_next[1:0] = alert_class_37_qs;
end
addr_hit[162]: begin
- reg_rdata_next[1:0] = alert_class_40_qs;
+ reg_rdata_next[1:0] = alert_class_38_qs;
end
addr_hit[163]: begin
- reg_rdata_next[1:0] = alert_class_41_qs;
+ reg_rdata_next[1:0] = alert_class_39_qs;
end
addr_hit[164]: begin
- reg_rdata_next[1:0] = alert_class_42_qs;
+ reg_rdata_next[1:0] = alert_class_40_qs;
end
addr_hit[165]: begin
- reg_rdata_next[1:0] = alert_class_43_qs;
+ reg_rdata_next[1:0] = alert_class_41_qs;
end
addr_hit[166]: begin
- reg_rdata_next[1:0] = alert_class_44_qs;
+ reg_rdata_next[1:0] = alert_class_42_qs;
end
addr_hit[167]: begin
- reg_rdata_next[1:0] = alert_class_45_qs;
+ reg_rdata_next[1:0] = alert_class_43_qs;
end
addr_hit[168]: begin
- reg_rdata_next[1:0] = alert_class_46_qs;
+ reg_rdata_next[1:0] = alert_class_44_qs;
end
addr_hit[169]: begin
- reg_rdata_next[1:0] = alert_class_47_qs;
+ reg_rdata_next[1:0] = alert_class_45_qs;
end
addr_hit[170]: begin
- reg_rdata_next[1:0] = alert_class_48_qs;
+ reg_rdata_next[1:0] = alert_class_46_qs;
end
addr_hit[171]: begin
- reg_rdata_next[1:0] = alert_class_49_qs;
+ reg_rdata_next[1:0] = alert_class_47_qs;
end
addr_hit[172]: begin
- reg_rdata_next[1:0] = alert_class_50_qs;
+ reg_rdata_next[1:0] = alert_class_48_qs;
end
addr_hit[173]: begin
- reg_rdata_next[1:0] = alert_class_51_qs;
+ reg_rdata_next[1:0] = alert_class_49_qs;
end
addr_hit[174]: begin
- reg_rdata_next[1:0] = alert_class_52_qs;
+ reg_rdata_next[1:0] = alert_class_50_qs;
end
addr_hit[175]: begin
- reg_rdata_next[1:0] = alert_class_53_qs;
+ reg_rdata_next[1:0] = alert_class_51_qs;
end
addr_hit[176]: begin
- reg_rdata_next[1:0] = alert_class_54_qs;
+ reg_rdata_next[1:0] = alert_class_52_qs;
end
addr_hit[177]: begin
- reg_rdata_next[1:0] = alert_class_55_qs;
+ reg_rdata_next[1:0] = alert_class_53_qs;
end
addr_hit[178]: begin
- reg_rdata_next[1:0] = alert_class_56_qs;
+ reg_rdata_next[1:0] = alert_class_54_qs;
end
addr_hit[179]: begin
- reg_rdata_next[1:0] = alert_class_57_qs;
+ reg_rdata_next[1:0] = alert_class_55_qs;
end
addr_hit[180]: begin
- reg_rdata_next[0] = alert_cause_0_qs;
+ reg_rdata_next[1:0] = alert_class_56_qs;
end
addr_hit[181]: begin
- reg_rdata_next[0] = alert_cause_1_qs;
+ reg_rdata_next[1:0] = alert_class_57_qs;
end
addr_hit[182]: begin
- reg_rdata_next[0] = alert_cause_2_qs;
+ reg_rdata_next[1:0] = alert_class_58_qs;
end
addr_hit[183]: begin
- reg_rdata_next[0] = alert_cause_3_qs;
+ reg_rdata_next[0] = alert_cause_0_qs;
end
addr_hit[184]: begin
- reg_rdata_next[0] = alert_cause_4_qs;
+ reg_rdata_next[0] = alert_cause_1_qs;
end
addr_hit[185]: begin
- reg_rdata_next[0] = alert_cause_5_qs;
+ reg_rdata_next[0] = alert_cause_2_qs;
end
addr_hit[186]: begin
- reg_rdata_next[0] = alert_cause_6_qs;
+ reg_rdata_next[0] = alert_cause_3_qs;
end
addr_hit[187]: begin
- reg_rdata_next[0] = alert_cause_7_qs;
+ reg_rdata_next[0] = alert_cause_4_qs;
end
addr_hit[188]: begin
- reg_rdata_next[0] = alert_cause_8_qs;
+ reg_rdata_next[0] = alert_cause_5_qs;
end
addr_hit[189]: begin
- reg_rdata_next[0] = alert_cause_9_qs;
+ reg_rdata_next[0] = alert_cause_6_qs;
end
addr_hit[190]: begin
- reg_rdata_next[0] = alert_cause_10_qs;
+ reg_rdata_next[0] = alert_cause_7_qs;
end
addr_hit[191]: begin
- reg_rdata_next[0] = alert_cause_11_qs;
+ reg_rdata_next[0] = alert_cause_8_qs;
end
addr_hit[192]: begin
- reg_rdata_next[0] = alert_cause_12_qs;
+ reg_rdata_next[0] = alert_cause_9_qs;
end
addr_hit[193]: begin
- reg_rdata_next[0] = alert_cause_13_qs;
+ reg_rdata_next[0] = alert_cause_10_qs;
end
addr_hit[194]: begin
- reg_rdata_next[0] = alert_cause_14_qs;
+ reg_rdata_next[0] = alert_cause_11_qs;
end
addr_hit[195]: begin
- reg_rdata_next[0] = alert_cause_15_qs;
+ reg_rdata_next[0] = alert_cause_12_qs;
end
addr_hit[196]: begin
- reg_rdata_next[0] = alert_cause_16_qs;
+ reg_rdata_next[0] = alert_cause_13_qs;
end
addr_hit[197]: begin
- reg_rdata_next[0] = alert_cause_17_qs;
+ reg_rdata_next[0] = alert_cause_14_qs;
end
addr_hit[198]: begin
- reg_rdata_next[0] = alert_cause_18_qs;
+ reg_rdata_next[0] = alert_cause_15_qs;
end
addr_hit[199]: begin
- reg_rdata_next[0] = alert_cause_19_qs;
+ reg_rdata_next[0] = alert_cause_16_qs;
end
addr_hit[200]: begin
- reg_rdata_next[0] = alert_cause_20_qs;
+ reg_rdata_next[0] = alert_cause_17_qs;
end
addr_hit[201]: begin
- reg_rdata_next[0] = alert_cause_21_qs;
+ reg_rdata_next[0] = alert_cause_18_qs;
end
addr_hit[202]: begin
- reg_rdata_next[0] = alert_cause_22_qs;
+ reg_rdata_next[0] = alert_cause_19_qs;
end
addr_hit[203]: begin
- reg_rdata_next[0] = alert_cause_23_qs;
+ reg_rdata_next[0] = alert_cause_20_qs;
end
addr_hit[204]: begin
- reg_rdata_next[0] = alert_cause_24_qs;
+ reg_rdata_next[0] = alert_cause_21_qs;
end
addr_hit[205]: begin
- reg_rdata_next[0] = alert_cause_25_qs;
+ reg_rdata_next[0] = alert_cause_22_qs;
end
addr_hit[206]: begin
- reg_rdata_next[0] = alert_cause_26_qs;
+ reg_rdata_next[0] = alert_cause_23_qs;
end
addr_hit[207]: begin
- reg_rdata_next[0] = alert_cause_27_qs;
+ reg_rdata_next[0] = alert_cause_24_qs;
end
addr_hit[208]: begin
- reg_rdata_next[0] = alert_cause_28_qs;
+ reg_rdata_next[0] = alert_cause_25_qs;
end
addr_hit[209]: begin
- reg_rdata_next[0] = alert_cause_29_qs;
+ reg_rdata_next[0] = alert_cause_26_qs;
end
addr_hit[210]: begin
- reg_rdata_next[0] = alert_cause_30_qs;
+ reg_rdata_next[0] = alert_cause_27_qs;
end
addr_hit[211]: begin
- reg_rdata_next[0] = alert_cause_31_qs;
+ reg_rdata_next[0] = alert_cause_28_qs;
end
addr_hit[212]: begin
- reg_rdata_next[0] = alert_cause_32_qs;
+ reg_rdata_next[0] = alert_cause_29_qs;
end
addr_hit[213]: begin
- reg_rdata_next[0] = alert_cause_33_qs;
+ reg_rdata_next[0] = alert_cause_30_qs;
end
addr_hit[214]: begin
- reg_rdata_next[0] = alert_cause_34_qs;
+ reg_rdata_next[0] = alert_cause_31_qs;
end
addr_hit[215]: begin
- reg_rdata_next[0] = alert_cause_35_qs;
+ reg_rdata_next[0] = alert_cause_32_qs;
end
addr_hit[216]: begin
- reg_rdata_next[0] = alert_cause_36_qs;
+ reg_rdata_next[0] = alert_cause_33_qs;
end
addr_hit[217]: begin
- reg_rdata_next[0] = alert_cause_37_qs;
+ reg_rdata_next[0] = alert_cause_34_qs;
end
addr_hit[218]: begin
- reg_rdata_next[0] = alert_cause_38_qs;
+ reg_rdata_next[0] = alert_cause_35_qs;
end
addr_hit[219]: begin
- reg_rdata_next[0] = alert_cause_39_qs;
+ reg_rdata_next[0] = alert_cause_36_qs;
end
addr_hit[220]: begin
- reg_rdata_next[0] = alert_cause_40_qs;
+ reg_rdata_next[0] = alert_cause_37_qs;
end
addr_hit[221]: begin
- reg_rdata_next[0] = alert_cause_41_qs;
+ reg_rdata_next[0] = alert_cause_38_qs;
end
addr_hit[222]: begin
- reg_rdata_next[0] = alert_cause_42_qs;
+ reg_rdata_next[0] = alert_cause_39_qs;
end
addr_hit[223]: begin
- reg_rdata_next[0] = alert_cause_43_qs;
+ reg_rdata_next[0] = alert_cause_40_qs;
end
addr_hit[224]: begin
- reg_rdata_next[0] = alert_cause_44_qs;
+ reg_rdata_next[0] = alert_cause_41_qs;
end
addr_hit[225]: begin
- reg_rdata_next[0] = alert_cause_45_qs;
+ reg_rdata_next[0] = alert_cause_42_qs;
end
addr_hit[226]: begin
- reg_rdata_next[0] = alert_cause_46_qs;
+ reg_rdata_next[0] = alert_cause_43_qs;
end
addr_hit[227]: begin
- reg_rdata_next[0] = alert_cause_47_qs;
+ reg_rdata_next[0] = alert_cause_44_qs;
end
addr_hit[228]: begin
- reg_rdata_next[0] = alert_cause_48_qs;
+ reg_rdata_next[0] = alert_cause_45_qs;
end
addr_hit[229]: begin
- reg_rdata_next[0] = alert_cause_49_qs;
+ reg_rdata_next[0] = alert_cause_46_qs;
end
addr_hit[230]: begin
- reg_rdata_next[0] = alert_cause_50_qs;
+ reg_rdata_next[0] = alert_cause_47_qs;
end
addr_hit[231]: begin
- reg_rdata_next[0] = alert_cause_51_qs;
+ reg_rdata_next[0] = alert_cause_48_qs;
end
addr_hit[232]: begin
- reg_rdata_next[0] = alert_cause_52_qs;
+ reg_rdata_next[0] = alert_cause_49_qs;
end
addr_hit[233]: begin
- reg_rdata_next[0] = alert_cause_53_qs;
+ reg_rdata_next[0] = alert_cause_50_qs;
end
addr_hit[234]: begin
- reg_rdata_next[0] = alert_cause_54_qs;
+ reg_rdata_next[0] = alert_cause_51_qs;
end
addr_hit[235]: begin
- reg_rdata_next[0] = alert_cause_55_qs;
+ reg_rdata_next[0] = alert_cause_52_qs;
end
addr_hit[236]: begin
- reg_rdata_next[0] = alert_cause_56_qs;
+ reg_rdata_next[0] = alert_cause_53_qs;
end
addr_hit[237]: begin
- reg_rdata_next[0] = alert_cause_57_qs;
+ reg_rdata_next[0] = alert_cause_54_qs;
end
addr_hit[238]: begin
- reg_rdata_next[0] = loc_alert_regwen_0_qs;
+ reg_rdata_next[0] = alert_cause_55_qs;
end
addr_hit[239]: begin
- reg_rdata_next[0] = loc_alert_regwen_1_qs;
+ reg_rdata_next[0] = alert_cause_56_qs;
end
addr_hit[240]: begin
- reg_rdata_next[0] = loc_alert_regwen_2_qs;
+ reg_rdata_next[0] = alert_cause_57_qs;
end
addr_hit[241]: begin
- reg_rdata_next[0] = loc_alert_regwen_3_qs;
+ reg_rdata_next[0] = alert_cause_58_qs;
end
addr_hit[242]: begin
- reg_rdata_next[0] = loc_alert_regwen_4_qs;
+ reg_rdata_next[0] = loc_alert_regwen_0_qs;
end
addr_hit[243]: begin
- reg_rdata_next[0] = loc_alert_en_0_qs;
+ reg_rdata_next[0] = loc_alert_regwen_1_qs;
end
addr_hit[244]: begin
- reg_rdata_next[0] = loc_alert_en_1_qs;
+ reg_rdata_next[0] = loc_alert_regwen_2_qs;
end
addr_hit[245]: begin
- reg_rdata_next[0] = loc_alert_en_2_qs;
+ reg_rdata_next[0] = loc_alert_regwen_3_qs;
end
addr_hit[246]: begin
- reg_rdata_next[0] = loc_alert_en_3_qs;
+ reg_rdata_next[0] = loc_alert_regwen_4_qs;
end
addr_hit[247]: begin
- reg_rdata_next[0] = loc_alert_en_4_qs;
+ reg_rdata_next[0] = loc_alert_en_0_qs;
end
addr_hit[248]: begin
- reg_rdata_next[1:0] = loc_alert_class_0_qs;
+ reg_rdata_next[0] = loc_alert_en_1_qs;
end
addr_hit[249]: begin
- reg_rdata_next[1:0] = loc_alert_class_1_qs;
+ reg_rdata_next[0] = loc_alert_en_2_qs;
end
addr_hit[250]: begin
- reg_rdata_next[1:0] = loc_alert_class_2_qs;
+ reg_rdata_next[0] = loc_alert_en_3_qs;
end
addr_hit[251]: begin
- reg_rdata_next[1:0] = loc_alert_class_3_qs;
+ reg_rdata_next[0] = loc_alert_en_4_qs;
end
addr_hit[252]: begin
- reg_rdata_next[1:0] = loc_alert_class_4_qs;
+ reg_rdata_next[1:0] = loc_alert_class_0_qs;
end
addr_hit[253]: begin
- reg_rdata_next[0] = loc_alert_cause_0_qs;
+ reg_rdata_next[1:0] = loc_alert_class_1_qs;
end
addr_hit[254]: begin
- reg_rdata_next[0] = loc_alert_cause_1_qs;
+ reg_rdata_next[1:0] = loc_alert_class_2_qs;
end
addr_hit[255]: begin
- reg_rdata_next[0] = loc_alert_cause_2_qs;
+ reg_rdata_next[1:0] = loc_alert_class_3_qs;
end
addr_hit[256]: begin
- reg_rdata_next[0] = loc_alert_cause_3_qs;
+ reg_rdata_next[1:0] = loc_alert_class_4_qs;
end
addr_hit[257]: begin
- reg_rdata_next[0] = loc_alert_cause_4_qs;
+ reg_rdata_next[0] = loc_alert_cause_0_qs;
end
addr_hit[258]: begin
- reg_rdata_next[0] = classa_regwen_qs;
+ reg_rdata_next[0] = loc_alert_cause_1_qs;
end
addr_hit[259]: begin
+ reg_rdata_next[0] = loc_alert_cause_2_qs;
+ end
+
+ addr_hit[260]: begin
+ reg_rdata_next[0] = loc_alert_cause_3_qs;
+ end
+
+ addr_hit[261]: begin
+ reg_rdata_next[0] = loc_alert_cause_4_qs;
+ end
+
+ addr_hit[262]: begin
+ reg_rdata_next[0] = classa_regwen_qs;
+ end
+
+ addr_hit[263]: begin
reg_rdata_next[0] = classa_ctrl_en_qs;
reg_rdata_next[1] = classa_ctrl_lock_qs;
reg_rdata_next[2] = classa_ctrl_en_e0_qs;
@@ -13185,55 +13341,55 @@
reg_rdata_next[13:12] = classa_ctrl_map_e3_qs;
end
- addr_hit[260]: begin
+ addr_hit[264]: begin
reg_rdata_next[0] = classa_clr_regwen_qs;
end
- addr_hit[261]: begin
+ addr_hit[265]: begin
reg_rdata_next[0] = '0;
end
- addr_hit[262]: begin
+ addr_hit[266]: begin
reg_rdata_next[15:0] = classa_accum_cnt_qs;
end
- addr_hit[263]: begin
+ addr_hit[267]: begin
reg_rdata_next[15:0] = classa_accum_thresh_qs;
end
- addr_hit[264]: begin
+ addr_hit[268]: begin
reg_rdata_next[31:0] = classa_timeout_cyc_qs;
end
- addr_hit[265]: begin
+ addr_hit[269]: begin
reg_rdata_next[31:0] = classa_phase0_cyc_qs;
end
- addr_hit[266]: begin
+ addr_hit[270]: begin
reg_rdata_next[31:0] = classa_phase1_cyc_qs;
end
- addr_hit[267]: begin
+ addr_hit[271]: begin
reg_rdata_next[31:0] = classa_phase2_cyc_qs;
end
- addr_hit[268]: begin
+ addr_hit[272]: begin
reg_rdata_next[31:0] = classa_phase3_cyc_qs;
end
- addr_hit[269]: begin
+ addr_hit[273]: begin
reg_rdata_next[31:0] = classa_esc_cnt_qs;
end
- addr_hit[270]: begin
+ addr_hit[274]: begin
reg_rdata_next[2:0] = classa_state_qs;
end
- addr_hit[271]: begin
+ addr_hit[275]: begin
reg_rdata_next[0] = classb_regwen_qs;
end
- addr_hit[272]: begin
+ addr_hit[276]: begin
reg_rdata_next[0] = classb_ctrl_en_qs;
reg_rdata_next[1] = classb_ctrl_lock_qs;
reg_rdata_next[2] = classb_ctrl_en_e0_qs;
@@ -13246,55 +13402,55 @@
reg_rdata_next[13:12] = classb_ctrl_map_e3_qs;
end
- addr_hit[273]: begin
+ addr_hit[277]: begin
reg_rdata_next[0] = classb_clr_regwen_qs;
end
- addr_hit[274]: begin
+ addr_hit[278]: begin
reg_rdata_next[0] = '0;
end
- addr_hit[275]: begin
+ addr_hit[279]: begin
reg_rdata_next[15:0] = classb_accum_cnt_qs;
end
- addr_hit[276]: begin
+ addr_hit[280]: begin
reg_rdata_next[15:0] = classb_accum_thresh_qs;
end
- addr_hit[277]: begin
+ addr_hit[281]: begin
reg_rdata_next[31:0] = classb_timeout_cyc_qs;
end
- addr_hit[278]: begin
+ addr_hit[282]: begin
reg_rdata_next[31:0] = classb_phase0_cyc_qs;
end
- addr_hit[279]: begin
+ addr_hit[283]: begin
reg_rdata_next[31:0] = classb_phase1_cyc_qs;
end
- addr_hit[280]: begin
+ addr_hit[284]: begin
reg_rdata_next[31:0] = classb_phase2_cyc_qs;
end
- addr_hit[281]: begin
+ addr_hit[285]: begin
reg_rdata_next[31:0] = classb_phase3_cyc_qs;
end
- addr_hit[282]: begin
+ addr_hit[286]: begin
reg_rdata_next[31:0] = classb_esc_cnt_qs;
end
- addr_hit[283]: begin
+ addr_hit[287]: begin
reg_rdata_next[2:0] = classb_state_qs;
end
- addr_hit[284]: begin
+ addr_hit[288]: begin
reg_rdata_next[0] = classc_regwen_qs;
end
- addr_hit[285]: begin
+ addr_hit[289]: begin
reg_rdata_next[0] = classc_ctrl_en_qs;
reg_rdata_next[1] = classc_ctrl_lock_qs;
reg_rdata_next[2] = classc_ctrl_en_e0_qs;
@@ -13307,55 +13463,55 @@
reg_rdata_next[13:12] = classc_ctrl_map_e3_qs;
end
- addr_hit[286]: begin
+ addr_hit[290]: begin
reg_rdata_next[0] = classc_clr_regwen_qs;
end
- addr_hit[287]: begin
+ addr_hit[291]: begin
reg_rdata_next[0] = '0;
end
- addr_hit[288]: begin
+ addr_hit[292]: begin
reg_rdata_next[15:0] = classc_accum_cnt_qs;
end
- addr_hit[289]: begin
+ addr_hit[293]: begin
reg_rdata_next[15:0] = classc_accum_thresh_qs;
end
- addr_hit[290]: begin
+ addr_hit[294]: begin
reg_rdata_next[31:0] = classc_timeout_cyc_qs;
end
- addr_hit[291]: begin
+ addr_hit[295]: begin
reg_rdata_next[31:0] = classc_phase0_cyc_qs;
end
- addr_hit[292]: begin
+ addr_hit[296]: begin
reg_rdata_next[31:0] = classc_phase1_cyc_qs;
end
- addr_hit[293]: begin
+ addr_hit[297]: begin
reg_rdata_next[31:0] = classc_phase2_cyc_qs;
end
- addr_hit[294]: begin
+ addr_hit[298]: begin
reg_rdata_next[31:0] = classc_phase3_cyc_qs;
end
- addr_hit[295]: begin
+ addr_hit[299]: begin
reg_rdata_next[31:0] = classc_esc_cnt_qs;
end
- addr_hit[296]: begin
+ addr_hit[300]: begin
reg_rdata_next[2:0] = classc_state_qs;
end
- addr_hit[297]: begin
+ addr_hit[301]: begin
reg_rdata_next[0] = classd_regwen_qs;
end
- addr_hit[298]: begin
+ addr_hit[302]: begin
reg_rdata_next[0] = classd_ctrl_en_qs;
reg_rdata_next[1] = classd_ctrl_lock_qs;
reg_rdata_next[2] = classd_ctrl_en_e0_qs;
@@ -13368,47 +13524,47 @@
reg_rdata_next[13:12] = classd_ctrl_map_e3_qs;
end
- addr_hit[299]: begin
+ addr_hit[303]: begin
reg_rdata_next[0] = classd_clr_regwen_qs;
end
- addr_hit[300]: begin
+ addr_hit[304]: begin
reg_rdata_next[0] = '0;
end
- addr_hit[301]: begin
+ addr_hit[305]: begin
reg_rdata_next[15:0] = classd_accum_cnt_qs;
end
- addr_hit[302]: begin
+ addr_hit[306]: begin
reg_rdata_next[15:0] = classd_accum_thresh_qs;
end
- addr_hit[303]: begin
+ addr_hit[307]: begin
reg_rdata_next[31:0] = classd_timeout_cyc_qs;
end
- addr_hit[304]: begin
+ addr_hit[308]: begin
reg_rdata_next[31:0] = classd_phase0_cyc_qs;
end
- addr_hit[305]: begin
+ addr_hit[309]: begin
reg_rdata_next[31:0] = classd_phase1_cyc_qs;
end
- addr_hit[306]: begin
+ addr_hit[310]: begin
reg_rdata_next[31:0] = classd_phase2_cyc_qs;
end
- addr_hit[307]: begin
+ addr_hit[311]: begin
reg_rdata_next[31:0] = classd_phase3_cyc_qs;
end
- addr_hit[308]: begin
+ addr_hit[312]: begin
reg_rdata_next[31:0] = classd_esc_cnt_qs;
end
- addr_hit[309]: begin
+ addr_hit[313]: begin
reg_rdata_next[2:0] = classd_state_qs;
end
diff --git a/hw/top_earlgrey/ip/clkmgr/data/autogen/clkmgr.hjson b/hw/top_earlgrey/ip/clkmgr/data/autogen/clkmgr.hjson
index 8341607..9af135e 100644
--- a/hw/top_earlgrey/ip/clkmgr/data/autogen/clkmgr.hjson
+++ b/hw/top_earlgrey/ip/clkmgr/data/autogen/clkmgr.hjson
@@ -30,6 +30,13 @@
bus_interfaces: [
{ protocol: "tlul", direction: "device" }
],
+ alert_list: [
+ { name: "fatal_fault",
+ desc: '''
+ This fatal alert is triggered when a fatal TL-UL bus integrity fault is detected.
+ '''
+ }
+ ],
regwidth: "32",
param_list: [
{ name: "NumGroups",
diff --git a/hw/top_earlgrey/ip/clkmgr/rtl/autogen/clkmgr.sv b/hw/top_earlgrey/ip/clkmgr/rtl/autogen/clkmgr.sv
index 8d274a9..a901dcf 100644
--- a/hw/top_earlgrey/ip/clkmgr/rtl/autogen/clkmgr.sv
+++ b/hw/top_earlgrey/ip/clkmgr/rtl/autogen/clkmgr.sv
@@ -14,7 +14,13 @@
- module clkmgr import clkmgr_pkg::*; import lc_ctrl_pkg::lc_tx_t; (
+ module clkmgr
+ import clkmgr_pkg::*;
+ import clkmgr_reg_pkg::*;
+ import lc_ctrl_pkg::lc_tx_t;
+#(
+ parameter logic [NumAlerts-1:0] AlertAsyncOn = {NumAlerts{1'b1}}
+) (
// Primary module control clocks and resets
// This drives the register interface
input clk_i,
@@ -39,6 +45,10 @@
input tlul_pkg::tl_h2d_t tl_i,
output tlul_pkg::tl_d2h_t tl_o,
+ // Alerts
+ input prim_alert_pkg::alert_rx_t [NumAlerts-1:0] alert_rx_i,
+ output prim_alert_pkg::alert_tx_t [NumAlerts-1:0] alert_tx_o,
+
// pwrmgr interface
input pwrmgr_pkg::pwr_clk_req_t pwr_i,
output pwrmgr_pkg::pwr_clk_rsp_t pwr_o,
@@ -71,6 +81,7 @@
// Register Interface
////////////////////////////////////////////////////
+ logic [NumAlerts-1:0] alert_test, alerts;
clkmgr_reg_pkg::clkmgr_reg2hw_t reg2hw;
clkmgr_reg_pkg::clkmgr_hw2reg_t hw2reg;
@@ -81,10 +92,34 @@
.tl_o,
.reg2hw,
.hw2reg,
- .intg_err_o(),
+ .intg_err_o(alerts[0]),
.devmode_i(1'b1)
);
+ ////////////////////////////////////////////////////
+ // Alerts
+ ////////////////////////////////////////////////////
+
+ assign alert_test = {
+ reg2hw.alert_test.q &
+ reg2hw.alert_test.qe
+ };
+
+ for (genvar i = 0; i < NumAlerts; i++) begin : gen_alert_tx
+ prim_alert_sender #(
+ .AsyncOn(AlertAsyncOn[i]),
+ .IsFatal(1'b1)
+ ) u_prim_alert_sender (
+ .clk_i,
+ .rst_ni,
+ .alert_test_i ( alert_test[i] ),
+ .alert_req_i ( alerts[0] ),
+ .alert_ack_o ( ),
+ .alert_state_o ( ),
+ .alert_rx_i ( alert_rx_i[i] ),
+ .alert_tx_o ( alert_tx_o[i] )
+ );
+ end
////////////////////////////////////////////////////
// Divided clocks
@@ -727,6 +762,7 @@
`ASSERT_KNOWN(TlDValidKnownO_A, tl_o.d_valid)
`ASSERT_KNOWN(TlAReadyKnownO_A, tl_o.a_ready)
+ `ASSERT_KNOWN(AlertsKnownO_A, alert_tx_o)
`ASSERT_KNOWN(PwrMgrKnownO_A, pwr_o)
`ASSERT_KNOWN(AstClkBypReqKnownO_A, ast_clk_byp_req_o)
`ASSERT_KNOWN(LcCtrlClkBypAckKnownO_A, lc_clk_byp_ack_o)
diff --git a/hw/top_earlgrey/ip/clkmgr/rtl/autogen/clkmgr_reg_pkg.sv b/hw/top_earlgrey/ip/clkmgr/rtl/autogen/clkmgr_reg_pkg.sv
index 3dd0872..1446261 100644
--- a/hw/top_earlgrey/ip/clkmgr/rtl/autogen/clkmgr_reg_pkg.sv
+++ b/hw/top_earlgrey/ip/clkmgr/rtl/autogen/clkmgr_reg_pkg.sv
@@ -8,6 +8,7 @@
// Param list
parameter int NumGroups = 7;
+ parameter int NumAlerts = 1;
// Address widths within the block
parameter int BlockAw = 5;
@@ -17,6 +18,11 @@
////////////////////////////
typedef struct packed {
+ logic q;
+ logic qe;
+ } clkmgr_reg2hw_alert_test_reg_t;
+
+ typedef struct packed {
logic [3:0] q;
} clkmgr_reg2hw_extclk_sel_reg_t;
@@ -82,6 +88,7 @@
// Register -> HW type
typedef struct packed {
+ clkmgr_reg2hw_alert_test_reg_t alert_test; // [15:14]
clkmgr_reg2hw_extclk_sel_reg_t extclk_sel; // [13:10]
clkmgr_reg2hw_jitter_enable_reg_t jitter_enable; // [9:9]
clkmgr_reg2hw_clk_enables_reg_t clk_enables; // [8:5]
@@ -94,15 +101,21 @@
} clkmgr_hw2reg_t;
// Register offsets
- parameter logic [BlockAw-1:0] CLKMGR_EXTCLK_SEL_REGWEN_OFFSET = 5'h 0;
- parameter logic [BlockAw-1:0] CLKMGR_EXTCLK_SEL_OFFSET = 5'h 4;
- parameter logic [BlockAw-1:0] CLKMGR_JITTER_ENABLE_OFFSET = 5'h 8;
- parameter logic [BlockAw-1:0] CLKMGR_CLK_ENABLES_OFFSET = 5'h c;
- parameter logic [BlockAw-1:0] CLKMGR_CLK_HINTS_OFFSET = 5'h 10;
- parameter logic [BlockAw-1:0] CLKMGR_CLK_HINTS_STATUS_OFFSET = 5'h 14;
+ parameter logic [BlockAw-1:0] CLKMGR_ALERT_TEST_OFFSET = 5'h 0;
+ parameter logic [BlockAw-1:0] CLKMGR_EXTCLK_SEL_REGWEN_OFFSET = 5'h 4;
+ parameter logic [BlockAw-1:0] CLKMGR_EXTCLK_SEL_OFFSET = 5'h 8;
+ parameter logic [BlockAw-1:0] CLKMGR_JITTER_ENABLE_OFFSET = 5'h c;
+ parameter logic [BlockAw-1:0] CLKMGR_CLK_ENABLES_OFFSET = 5'h 10;
+ parameter logic [BlockAw-1:0] CLKMGR_CLK_HINTS_OFFSET = 5'h 14;
+ parameter logic [BlockAw-1:0] CLKMGR_CLK_HINTS_STATUS_OFFSET = 5'h 18;
+
+ // Reset values for hwext registers and their fields
+ parameter logic [0:0] CLKMGR_ALERT_TEST_RESVAL = 1'h 0;
+ parameter logic [0:0] CLKMGR_ALERT_TEST_FATAL_FAULT_RESVAL = 1'h 0;
// Register index
typedef enum int {
+ CLKMGR_ALERT_TEST,
CLKMGR_EXTCLK_SEL_REGWEN,
CLKMGR_EXTCLK_SEL,
CLKMGR_JITTER_ENABLE,
@@ -112,13 +125,14 @@
} clkmgr_id_e;
// Register width information to check illegal writes
- parameter logic [3:0] CLKMGR_PERMIT [6] = '{
- 4'b 0001, // index[0] CLKMGR_EXTCLK_SEL_REGWEN
- 4'b 0001, // index[1] CLKMGR_EXTCLK_SEL
- 4'b 0001, // index[2] CLKMGR_JITTER_ENABLE
- 4'b 0001, // index[3] CLKMGR_CLK_ENABLES
- 4'b 0001, // index[4] CLKMGR_CLK_HINTS
- 4'b 0001 // index[5] CLKMGR_CLK_HINTS_STATUS
+ parameter logic [3:0] CLKMGR_PERMIT [7] = '{
+ 4'b 0001, // index[0] CLKMGR_ALERT_TEST
+ 4'b 0001, // index[1] CLKMGR_EXTCLK_SEL_REGWEN
+ 4'b 0001, // index[2] CLKMGR_EXTCLK_SEL
+ 4'b 0001, // index[3] CLKMGR_JITTER_ENABLE
+ 4'b 0001, // index[4] CLKMGR_CLK_ENABLES
+ 4'b 0001, // index[5] CLKMGR_CLK_HINTS
+ 4'b 0001 // index[6] CLKMGR_CLK_HINTS_STATUS
};
endpackage
diff --git a/hw/top_earlgrey/ip/clkmgr/rtl/autogen/clkmgr_reg_top.sv b/hw/top_earlgrey/ip/clkmgr/rtl/autogen/clkmgr_reg_top.sv
index 70416db..945fa12 100644
--- a/hw/top_earlgrey/ip/clkmgr/rtl/autogen/clkmgr_reg_top.sv
+++ b/hw/top_earlgrey/ip/clkmgr/rtl/autogen/clkmgr_reg_top.sv
@@ -104,6 +104,8 @@
// Define SW related signals
// Format: <reg>_<field>_{wd|we|qs}
// or <reg>_{wd|we|qs} if field == 1 or 0
+ logic alert_test_we;
+ logic alert_test_wd;
logic extclk_sel_regwen_we;
logic extclk_sel_regwen_qs;
logic extclk_sel_regwen_wd;
@@ -140,6 +142,22 @@
logic clk_hints_status_clk_io_div4_otbn_val_qs;
// Register instances
+ // R[alert_test]: V(True)
+
+ prim_subreg_ext #(
+ .DW (1)
+ ) u_alert_test (
+ .re (1'b0),
+ .we (alert_test_we),
+ .wd (alert_test_wd),
+ .d ('0),
+ .qre (),
+ .qe (reg2hw.alert_test.qe),
+ .q (reg2hw.alert_test.q),
+ .qs ()
+ );
+
+
// R[extclk_sel_regwen]: V(False)
prim_subreg #(
@@ -593,15 +611,16 @@
- logic [5:0] addr_hit;
+ logic [6:0] addr_hit;
always_comb begin
addr_hit = '0;
- addr_hit[0] = (reg_addr == CLKMGR_EXTCLK_SEL_REGWEN_OFFSET);
- addr_hit[1] = (reg_addr == CLKMGR_EXTCLK_SEL_OFFSET);
- addr_hit[2] = (reg_addr == CLKMGR_JITTER_ENABLE_OFFSET);
- addr_hit[3] = (reg_addr == CLKMGR_CLK_ENABLES_OFFSET);
- addr_hit[4] = (reg_addr == CLKMGR_CLK_HINTS_OFFSET);
- addr_hit[5] = (reg_addr == CLKMGR_CLK_HINTS_STATUS_OFFSET);
+ addr_hit[0] = (reg_addr == CLKMGR_ALERT_TEST_OFFSET);
+ addr_hit[1] = (reg_addr == CLKMGR_EXTCLK_SEL_REGWEN_OFFSET);
+ addr_hit[2] = (reg_addr == CLKMGR_EXTCLK_SEL_OFFSET);
+ addr_hit[3] = (reg_addr == CLKMGR_JITTER_ENABLE_OFFSET);
+ addr_hit[4] = (reg_addr == CLKMGR_CLK_ENABLES_OFFSET);
+ addr_hit[5] = (reg_addr == CLKMGR_CLK_HINTS_OFFSET);
+ addr_hit[6] = (reg_addr == CLKMGR_CLK_HINTS_STATUS_OFFSET);
end
assign addrmiss = (reg_re || reg_we) ? ~|addr_hit : 1'b0 ;
@@ -614,18 +633,22 @@
(addr_hit[2] & (|(CLKMGR_PERMIT[2] & ~reg_be))) |
(addr_hit[3] & (|(CLKMGR_PERMIT[3] & ~reg_be))) |
(addr_hit[4] & (|(CLKMGR_PERMIT[4] & ~reg_be))) |
- (addr_hit[5] & (|(CLKMGR_PERMIT[5] & ~reg_be)))));
+ (addr_hit[5] & (|(CLKMGR_PERMIT[5] & ~reg_be))) |
+ (addr_hit[6] & (|(CLKMGR_PERMIT[6] & ~reg_be)))));
end
- assign extclk_sel_regwen_we = addr_hit[0] & reg_we & !reg_error;
+ assign alert_test_we = addr_hit[0] & reg_we & !reg_error;
+
+ assign alert_test_wd = reg_wdata[0];
+ assign extclk_sel_regwen_we = addr_hit[1] & reg_we & !reg_error;
assign extclk_sel_regwen_wd = reg_wdata[0];
- assign extclk_sel_we = addr_hit[1] & reg_we & !reg_error;
+ assign extclk_sel_we = addr_hit[2] & reg_we & !reg_error;
assign extclk_sel_wd = reg_wdata[3:0];
- assign jitter_enable_we = addr_hit[2] & reg_we & !reg_error;
+ assign jitter_enable_we = addr_hit[3] & reg_we & !reg_error;
assign jitter_enable_wd = reg_wdata[0];
- assign clk_enables_we = addr_hit[3] & reg_we & !reg_error;
+ assign clk_enables_we = addr_hit[4] & reg_we & !reg_error;
assign clk_enables_clk_io_div4_peri_en_wd = reg_wdata[0];
@@ -634,7 +657,7 @@
assign clk_enables_clk_io_peri_en_wd = reg_wdata[2];
assign clk_enables_clk_usb_peri_en_wd = reg_wdata[3];
- assign clk_hints_we = addr_hit[4] & reg_we & !reg_error;
+ assign clk_hints_we = addr_hit[5] & reg_we & !reg_error;
assign clk_hints_clk_main_aes_hint_wd = reg_wdata[0];
@@ -651,25 +674,29 @@
reg_rdata_next = '0;
unique case (1'b1)
addr_hit[0]: begin
- reg_rdata_next[0] = extclk_sel_regwen_qs;
+ reg_rdata_next[0] = '0;
end
addr_hit[1]: begin
- reg_rdata_next[3:0] = extclk_sel_qs;
+ reg_rdata_next[0] = extclk_sel_regwen_qs;
end
addr_hit[2]: begin
- reg_rdata_next[0] = jitter_enable_qs;
+ reg_rdata_next[3:0] = extclk_sel_qs;
end
addr_hit[3]: begin
+ reg_rdata_next[0] = jitter_enable_qs;
+ end
+
+ addr_hit[4]: begin
reg_rdata_next[0] = clk_enables_clk_io_div4_peri_en_qs;
reg_rdata_next[1] = clk_enables_clk_io_div2_peri_en_qs;
reg_rdata_next[2] = clk_enables_clk_io_peri_en_qs;
reg_rdata_next[3] = clk_enables_clk_usb_peri_en_qs;
end
- addr_hit[4]: begin
+ addr_hit[5]: begin
reg_rdata_next[0] = clk_hints_clk_main_aes_hint_qs;
reg_rdata_next[1] = clk_hints_clk_main_hmac_hint_qs;
reg_rdata_next[2] = clk_hints_clk_main_kmac_hint_qs;
@@ -677,7 +704,7 @@
reg_rdata_next[4] = clk_hints_clk_io_div4_otbn_hint_qs;
end
- addr_hit[5]: begin
+ addr_hit[6]: begin
reg_rdata_next[0] = clk_hints_status_clk_main_aes_val_qs;
reg_rdata_next[1] = clk_hints_status_clk_main_hmac_val_qs;
reg_rdata_next[2] = clk_hints_status_clk_main_kmac_val_qs;
diff --git a/hw/top_earlgrey/rtl/autogen/top_earlgrey.sv b/hw/top_earlgrey/rtl/autogen/top_earlgrey.sv
index 2e4595f..39c647b 100644
--- a/hw/top_earlgrey/rtl/autogen/top_earlgrey.sv
+++ b/hw/top_earlgrey/rtl/autogen/top_earlgrey.sv
@@ -1787,7 +1787,12 @@
.rst_ni (rst_ni)
);
- clkmgr u_clkmgr_aon (
+ clkmgr #(
+ .AlertAsyncOn(alert_handler_reg_pkg::AsyncOn[18:18])
+ ) u_clkmgr_aon (
+ // [18]: fatal_fault
+ .alert_tx_o ( alert_tx[18:18] ),
+ .alert_rx_i ( alert_rx[18:18] ),
// Inter-module signals
.clocks_o(clkmgr_aon_clocks),
@@ -1820,7 +1825,7 @@
);
sysrst_ctrl #(
- .AlertAsyncOn(alert_handler_reg_pkg::AsyncOn[18:18])
+ .AlertAsyncOn(alert_handler_reg_pkg::AsyncOn[19:19])
) u_sysrst_ctrl_aon (
// Input
@@ -1850,9 +1855,9 @@
// Interrupt
.intr_sysrst_ctrl_o (intr_sysrst_ctrl_aon_sysrst_ctrl),
- // [18]: fatal_fault
- .alert_tx_o ( alert_tx[18:18] ),
- .alert_rx_i ( alert_rx[18:18] ),
+ // [19]: fatal_fault
+ .alert_tx_o ( alert_tx[19:19] ),
+ .alert_rx_i ( alert_rx[19:19] ),
// Inter-module signals
.gsc_wk_o(pwrmgr_aon_wakeups[0]),
@@ -1868,14 +1873,14 @@
);
adc_ctrl #(
- .AlertAsyncOn(alert_handler_reg_pkg::AsyncOn[19:19])
+ .AlertAsyncOn(alert_handler_reg_pkg::AsyncOn[20:20])
) u_adc_ctrl_aon (
// Interrupt
.intr_debug_cable_o (intr_adc_ctrl_aon_debug_cable),
- // [19]: fatal_fault
- .alert_tx_o ( alert_tx[19:19] ),
- .alert_rx_i ( alert_rx[19:19] ),
+ // [20]: fatal_fault
+ .alert_tx_o ( alert_tx[20:20] ),
+ .alert_rx_i ( alert_rx[20:20] ),
// Inter-module signals
.adc_o(adc_req_o),
@@ -1892,15 +1897,15 @@
);
pwm #(
- .AlertAsyncOn(alert_handler_reg_pkg::AsyncOn[20:20])
+ .AlertAsyncOn(alert_handler_reg_pkg::AsyncOn[21:21])
) u_pwm_aon (
// Output
.cio_pwm_o (cio_pwm_aon_pwm_d2p),
.cio_pwm_en_o (cio_pwm_aon_pwm_en_d2p),
- // [20]: fatal_fault
- .alert_tx_o ( alert_tx[20:20] ),
- .alert_rx_i ( alert_rx[20:20] ),
+ // [21]: fatal_fault
+ .alert_tx_o ( alert_tx[21:21] ),
+ .alert_rx_i ( alert_rx[21:21] ),
// Inter-module signals
.tl_i(pwm_aon_tl_req),
@@ -1914,12 +1919,12 @@
);
pinmux #(
- .AlertAsyncOn(alert_handler_reg_pkg::AsyncOn[21:21]),
+ .AlertAsyncOn(alert_handler_reg_pkg::AsyncOn[22:22]),
.TargetCfg(PinmuxAonTargetCfg)
) u_pinmux_aon (
- // [21]: fatal_fault
- .alert_tx_o ( alert_tx[21:21] ),
- .alert_rx_i ( alert_rx[21:21] ),
+ // [22]: fatal_fault
+ .alert_tx_o ( alert_tx[22:22] ),
+ .alert_rx_i ( alert_rx[22:22] ),
// Inter-module signals
.lc_hw_debug_en_i(lc_ctrl_lc_hw_debug_en),
@@ -1972,15 +1977,15 @@
);
aon_timer #(
- .AlertAsyncOn(alert_handler_reg_pkg::AsyncOn[22:22])
+ .AlertAsyncOn(alert_handler_reg_pkg::AsyncOn[23:23])
) u_aon_timer_aon (
// Interrupt
.intr_wkup_timer_expired_o (intr_aon_timer_aon_wkup_timer_expired),
.intr_wdog_timer_bark_o (intr_aon_timer_aon_wdog_timer_bark),
- // [22]: fatal_fault
- .alert_tx_o ( alert_tx[22:22] ),
- .alert_rx_i ( alert_rx[22:22] ),
+ // [23]: fatal_fault
+ .alert_tx_o ( alert_tx[23:23] ),
+ .alert_rx_i ( alert_rx[23:23] ),
// Inter-module signals
.aon_timer_wkup_req_o(pwrmgr_aon_wakeups[4]),
@@ -1998,27 +2003,27 @@
);
sensor_ctrl #(
- .AlertAsyncOn(alert_handler_reg_pkg::AsyncOn[35:23])
+ .AlertAsyncOn(alert_handler_reg_pkg::AsyncOn[36:24])
) u_sensor_ctrl_aon (
// Output
.cio_ast_debug_out_o (cio_sensor_ctrl_aon_ast_debug_out_d2p),
.cio_ast_debug_out_en_o (cio_sensor_ctrl_aon_ast_debug_out_en_d2p),
- // [23]: recov_as
- // [24]: recov_cg
- // [25]: recov_gd
- // [26]: recov_ts_hi
- // [27]: recov_ts_lo
- // [28]: recov_fla
- // [29]: recov_otp
- // [30]: recov_ot0
- // [31]: recov_ot1
- // [32]: recov_ot2
- // [33]: recov_ot3
- // [34]: recov_ot4
- // [35]: recov_ot5
- .alert_tx_o ( alert_tx[35:23] ),
- .alert_rx_i ( alert_rx[35:23] ),
+ // [24]: recov_as
+ // [25]: recov_cg
+ // [26]: recov_gd
+ // [27]: recov_ts_hi
+ // [28]: recov_ts_lo
+ // [29]: recov_fla
+ // [30]: recov_otp
+ // [31]: recov_ot0
+ // [32]: recov_ot1
+ // [33]: recov_ot2
+ // [34]: recov_ot3
+ // [35]: recov_ot4
+ // [36]: recov_ot5
+ .alert_tx_o ( alert_tx[36:24] ),
+ .alert_rx_i ( alert_rx[36:24] ),
// Inter-module signals
.ast_alert_i(sensor_ctrl_ast_alert_req_i),
@@ -2035,16 +2040,16 @@
);
sram_ctrl #(
- .AlertAsyncOn(alert_handler_reg_pkg::AsyncOn[37:36]),
+ .AlertAsyncOn(alert_handler_reg_pkg::AsyncOn[38:37]),
.RndCnstSramKey(RndCnstSramCtrlRetAonSramKey),
.RndCnstSramNonce(RndCnstSramCtrlRetAonSramNonce),
.RndCnstSramLfsrPerm(RndCnstSramCtrlRetAonSramLfsrPerm),
.InstrExec(SramCtrlRetAonInstrExec)
) u_sram_ctrl_ret_aon (
- // [36]: fatal_intg_error
- // [37]: fatal_parity_error
- .alert_tx_o ( alert_tx[37:36] ),
- .alert_rx_i ( alert_rx[37:36] ),
+ // [37]: fatal_intg_error
+ // [38]: fatal_parity_error
+ .alert_tx_o ( alert_tx[38:37] ),
+ .alert_rx_i ( alert_rx[38:37] ),
// Inter-module signals
.sram_otp_key_o(otp_ctrl_sram_otp_key_req[1]),
@@ -2069,7 +2074,7 @@
);
flash_ctrl #(
- .AlertAsyncOn(alert_handler_reg_pkg::AsyncOn[41:38]),
+ .AlertAsyncOn(alert_handler_reg_pkg::AsyncOn[42:39]),
.RndCnstAddrKey(RndCnstFlashCtrlAddrKey),
.RndCnstDataKey(RndCnstFlashCtrlDataKey),
.RndCnstLfsrSeed(RndCnstFlashCtrlLfsrSeed),
@@ -2092,12 +2097,12 @@
.intr_rd_lvl_o (intr_flash_ctrl_rd_lvl),
.intr_op_done_o (intr_flash_ctrl_op_done),
.intr_err_o (intr_flash_ctrl_err),
- // [38]: recov_err
- // [39]: recov_mp_err
- // [40]: recov_ecc_err
- // [41]: fatal_intg_err
- .alert_tx_o ( alert_tx[41:38] ),
- .alert_rx_i ( alert_rx[41:38] ),
+ // [39]: recov_err
+ // [40]: recov_mp_err
+ // [41]: recov_ecc_err
+ // [42]: fatal_intg_err
+ .alert_tx_o ( alert_tx[42:39] ),
+ .alert_rx_i ( alert_rx[42:39] ),
// Inter-module signals
.flash_o(flash_ctrl_flash_req),
@@ -2144,7 +2149,7 @@
);
aes #(
- .AlertAsyncOn(alert_handler_reg_pkg::AsyncOn[43:42]),
+ .AlertAsyncOn(alert_handler_reg_pkg::AsyncOn[44:43]),
.AES192Enable(1'b1),
.Masking(AesMasking),
.SBoxImpl(AesSBoxImpl),
@@ -2157,10 +2162,10 @@
.RndCnstMaskingLfsrSeed(RndCnstAesMaskingLfsrSeed),
.RndCnstMskgChunkLfsrPerm(RndCnstAesMskgChunkLfsrPerm)
) u_aes (
- // [42]: recov_ctrl_update_err
- // [43]: fatal_fault
- .alert_tx_o ( alert_tx[43:42] ),
- .alert_rx_i ( alert_rx[43:42] ),
+ // [43]: recov_ctrl_update_err
+ // [44]: fatal_fault
+ .alert_tx_o ( alert_tx[44:43] ),
+ .alert_rx_i ( alert_rx[44:43] ),
// Inter-module signals
.idle_o(clkmgr_aon_idle[0]),
@@ -2178,16 +2183,16 @@
);
hmac #(
- .AlertAsyncOn(alert_handler_reg_pkg::AsyncOn[44:44])
+ .AlertAsyncOn(alert_handler_reg_pkg::AsyncOn[45:45])
) u_hmac (
// Interrupt
.intr_hmac_done_o (intr_hmac_hmac_done),
.intr_fifo_empty_o (intr_hmac_fifo_empty),
.intr_hmac_err_o (intr_hmac_hmac_err),
- // [44]: fatal_fault
- .alert_tx_o ( alert_tx[44:44] ),
- .alert_rx_i ( alert_rx[44:44] ),
+ // [45]: fatal_fault
+ .alert_tx_o ( alert_tx[45:45] ),
+ .alert_rx_i ( alert_rx[45:45] ),
// Inter-module signals
.idle_o(clkmgr_aon_idle[1]),
@@ -2200,7 +2205,7 @@
);
kmac #(
- .AlertAsyncOn(alert_handler_reg_pkg::AsyncOn[45:45]),
+ .AlertAsyncOn(alert_handler_reg_pkg::AsyncOn[46:46]),
.EnMasking(KmacEnMasking),
.ReuseShare(KmacReuseShare)
) u_kmac (
@@ -2209,9 +2214,9 @@
.intr_kmac_done_o (intr_kmac_kmac_done),
.intr_fifo_empty_o (intr_kmac_fifo_empty),
.intr_kmac_err_o (intr_kmac_kmac_err),
- // [45]: fatal_fault
- .alert_tx_o ( alert_tx[45:45] ),
- .alert_rx_i ( alert_rx[45:45] ),
+ // [46]: fatal_fault
+ .alert_tx_o ( alert_tx[46:46] ),
+ .alert_rx_i ( alert_rx[46:46] ),
// Inter-module signals
.keymgr_key_i(keymgr_kmac_key),
@@ -2231,7 +2236,7 @@
);
keymgr #(
- .AlertAsyncOn(alert_handler_reg_pkg::AsyncOn[47:46]),
+ .AlertAsyncOn(alert_handler_reg_pkg::AsyncOn[48:47]),
.RndCnstLfsrSeed(RndCnstKeymgrLfsrSeed),
.RndCnstLfsrPerm(RndCnstKeymgrLfsrPerm),
.RndCnstRandPerm(RndCnstKeymgrRandPerm),
@@ -2249,10 +2254,10 @@
// Interrupt
.intr_op_done_o (intr_keymgr_op_done),
- // [46]: fatal_fault_err
- // [47]: recov_operation_err
- .alert_tx_o ( alert_tx[47:46] ),
- .alert_rx_i ( alert_rx[47:46] ),
+ // [47]: fatal_fault_err
+ // [48]: recov_operation_err
+ .alert_tx_o ( alert_tx[48:47] ),
+ .alert_rx_i ( alert_rx[48:47] ),
// Inter-module signals
.edn_o(edn0_edn_req[0]),
@@ -2279,7 +2284,7 @@
);
csrng #(
- .AlertAsyncOn(alert_handler_reg_pkg::AsyncOn[48:48]),
+ .AlertAsyncOn(alert_handler_reg_pkg::AsyncOn[49:49]),
.RndCnstCsKeymgrDivNonProduction(RndCnstCsrngCsKeymgrDivNonProduction),
.RndCnstCsKeymgrDivProduction(RndCnstCsrngCsKeymgrDivProduction),
.SBoxImpl(CsrngSBoxImpl)
@@ -2290,9 +2295,9 @@
.intr_cs_entropy_req_o (intr_csrng_cs_entropy_req),
.intr_cs_hw_inst_exc_o (intr_csrng_cs_hw_inst_exc),
.intr_cs_fatal_err_o (intr_csrng_cs_fatal_err),
- // [48]: fatal_alert
- .alert_tx_o ( alert_tx[48:48] ),
- .alert_rx_i ( alert_rx[48:48] ),
+ // [49]: fatal_alert
+ .alert_tx_o ( alert_tx[49:49] ),
+ .alert_rx_i ( alert_rx[49:49] ),
// Inter-module signals
.csrng_cmd_i(csrng_csrng_cmd_req),
@@ -2312,7 +2317,7 @@
);
entropy_src #(
- .AlertAsyncOn(alert_handler_reg_pkg::AsyncOn[50:49]),
+ .AlertAsyncOn(alert_handler_reg_pkg::AsyncOn[51:50]),
.Stub(EntropySrcStub)
) u_entropy_src (
@@ -2321,10 +2326,10 @@
.intr_es_health_test_failed_o (intr_entropy_src_es_health_test_failed),
.intr_es_observe_fifo_ready_o (intr_entropy_src_es_observe_fifo_ready),
.intr_es_fatal_err_o (intr_entropy_src_es_fatal_err),
- // [49]: recov_alert
- // [50]: fatal_alert
- .alert_tx_o ( alert_tx[50:49] ),
- .alert_rx_i ( alert_rx[50:49] ),
+ // [50]: recov_alert
+ // [51]: fatal_alert
+ .alert_tx_o ( alert_tx[51:50] ),
+ .alert_rx_i ( alert_rx[51:50] ),
// Inter-module signals
.entropy_src_hw_if_i(csrng_entropy_src_hw_if_req),
@@ -2347,15 +2352,15 @@
);
edn #(
- .AlertAsyncOn(alert_handler_reg_pkg::AsyncOn[51:51])
+ .AlertAsyncOn(alert_handler_reg_pkg::AsyncOn[52:52])
) u_edn0 (
// Interrupt
.intr_edn_cmd_req_done_o (intr_edn0_edn_cmd_req_done),
.intr_edn_fatal_err_o (intr_edn0_edn_fatal_err),
- // [51]: fatal_alert
- .alert_tx_o ( alert_tx[51:51] ),
- .alert_rx_i ( alert_rx[51:51] ),
+ // [52]: fatal_alert
+ .alert_tx_o ( alert_tx[52:52] ),
+ .alert_rx_i ( alert_rx[52:52] ),
// Inter-module signals
.csrng_cmd_o(csrng_csrng_cmd_req[0]),
@@ -2371,15 +2376,15 @@
);
edn #(
- .AlertAsyncOn(alert_handler_reg_pkg::AsyncOn[52:52])
+ .AlertAsyncOn(alert_handler_reg_pkg::AsyncOn[53:53])
) u_edn1 (
// Interrupt
.intr_edn_cmd_req_done_o (intr_edn1_edn_cmd_req_done),
.intr_edn_fatal_err_o (intr_edn1_edn_fatal_err),
- // [52]: fatal_alert
- .alert_tx_o ( alert_tx[52:52] ),
- .alert_rx_i ( alert_rx[52:52] ),
+ // [53]: fatal_alert
+ .alert_tx_o ( alert_tx[53:53] ),
+ .alert_rx_i ( alert_rx[53:53] ),
// Inter-module signals
.csrng_cmd_o(csrng_csrng_cmd_req[1]),
@@ -2395,16 +2400,16 @@
);
sram_ctrl #(
- .AlertAsyncOn(alert_handler_reg_pkg::AsyncOn[54:53]),
+ .AlertAsyncOn(alert_handler_reg_pkg::AsyncOn[55:54]),
.RndCnstSramKey(RndCnstSramCtrlMainSramKey),
.RndCnstSramNonce(RndCnstSramCtrlMainSramNonce),
.RndCnstSramLfsrPerm(RndCnstSramCtrlMainSramLfsrPerm),
.InstrExec(SramCtrlMainInstrExec)
) u_sram_ctrl_main (
- // [53]: fatal_intg_error
- // [54]: fatal_parity_error
- .alert_tx_o ( alert_tx[54:53] ),
- .alert_rx_i ( alert_rx[54:53] ),
+ // [54]: fatal_intg_error
+ // [55]: fatal_parity_error
+ .alert_tx_o ( alert_tx[55:54] ),
+ .alert_rx_i ( alert_rx[55:54] ),
// Inter-module signals
.sram_otp_key_o(otp_ctrl_sram_otp_key_req[0]),
@@ -2429,7 +2434,7 @@
);
otbn #(
- .AlertAsyncOn(alert_handler_reg_pkg::AsyncOn[56:55]),
+ .AlertAsyncOn(alert_handler_reg_pkg::AsyncOn[57:56]),
.Stub(OtbnStub),
.RegFile(OtbnRegFile),
.RndCnstUrndLfsrSeed(RndCnstOtbnUrndLfsrSeed),
@@ -2440,10 +2445,10 @@
// Interrupt
.intr_done_o (intr_otbn_done),
- // [55]: fatal
- // [56]: recov
- .alert_tx_o ( alert_tx[56:55] ),
- .alert_rx_i ( alert_rx[56:55] ),
+ // [56]: fatal
+ // [57]: recov
+ .alert_tx_o ( alert_tx[57:56] ),
+ .alert_rx_i ( alert_rx[57:56] ),
// Inter-module signals
.otbn_otp_key_o(otp_ctrl_otbn_otp_key_req),
@@ -2467,14 +2472,14 @@
);
rom_ctrl #(
- .AlertAsyncOn(alert_handler_reg_pkg::AsyncOn[57:57]),
+ .AlertAsyncOn(alert_handler_reg_pkg::AsyncOn[58:58]),
.BootRomInitFile(RomCtrlBootRomInitFile),
.RndCnstScrNonce(RndCnstRomCtrlScrNonce),
.RndCnstScrKey(RndCnstRomCtrlScrKey)
) u_rom_ctrl (
- // [57]: fatal
- .alert_tx_o ( alert_tx[57:57] ),
- .alert_rx_i ( alert_rx[57:57] ),
+ // [58]: fatal
+ .alert_tx_o ( alert_tx[58:58] ),
+ .alert_rx_i ( alert_rx[58:58] ),
// Inter-module signals
.rom_cfg_i(ast_rom_cfg),
diff --git a/hw/top_earlgrey/sw/autogen/top_earlgrey.c b/hw/top_earlgrey/sw/autogen/top_earlgrey.c
index b521969..e24cfdb 100644
--- a/hw/top_earlgrey/sw/autogen/top_earlgrey.c
+++ b/hw/top_earlgrey/sw/autogen/top_earlgrey.c
@@ -202,7 +202,7 @@
* `top_earlgrey_alert_peripheral_t`.
*/
const top_earlgrey_alert_peripheral_t
- top_earlgrey_alert_for_peripheral[58] = {
+ top_earlgrey_alert_for_peripheral[59] = {
[kTopEarlgreyAlertIdUart0FatalFault] = kTopEarlgreyAlertPeripheralUart0,
[kTopEarlgreyAlertIdUart1FatalFault] = kTopEarlgreyAlertPeripheralUart1,
[kTopEarlgreyAlertIdUart2FatalFault] = kTopEarlgreyAlertPeripheralUart2,
@@ -221,6 +221,7 @@
[kTopEarlgreyAlertIdLcCtrlFatalStateError] = kTopEarlgreyAlertPeripheralLcCtrl,
[kTopEarlgreyAlertIdLcCtrlFatalBusIntegError] = kTopEarlgreyAlertPeripheralLcCtrl,
[kTopEarlgreyAlertIdPwrmgrAonFatalFault] = kTopEarlgreyAlertPeripheralPwrmgrAon,
+ [kTopEarlgreyAlertIdClkmgrAonFatalFault] = kTopEarlgreyAlertPeripheralClkmgrAon,
[kTopEarlgreyAlertIdSysrstCtrlAonFatalFault] = kTopEarlgreyAlertPeripheralSysrstCtrlAon,
[kTopEarlgreyAlertIdAdcCtrlAonFatalFault] = kTopEarlgreyAlertPeripheralAdcCtrlAon,
[kTopEarlgreyAlertIdPwmAonFatalFault] = kTopEarlgreyAlertPeripheralPwmAon,
diff --git a/hw/top_earlgrey/sw/autogen/top_earlgrey.h b/hw/top_earlgrey/sw/autogen/top_earlgrey.h
index 4b52a72..058cd6c 100644
--- a/hw/top_earlgrey/sw/autogen/top_earlgrey.h
+++ b/hw/top_earlgrey/sw/autogen/top_earlgrey.h
@@ -1103,26 +1103,27 @@
kTopEarlgreyAlertPeripheralOtpCtrl = 12, /**< otp_ctrl */
kTopEarlgreyAlertPeripheralLcCtrl = 13, /**< lc_ctrl */
kTopEarlgreyAlertPeripheralPwrmgrAon = 14, /**< pwrmgr_aon */
- kTopEarlgreyAlertPeripheralSysrstCtrlAon = 15, /**< sysrst_ctrl_aon */
- kTopEarlgreyAlertPeripheralAdcCtrlAon = 16, /**< adc_ctrl_aon */
- kTopEarlgreyAlertPeripheralPwmAon = 17, /**< pwm_aon */
- kTopEarlgreyAlertPeripheralPinmuxAon = 18, /**< pinmux_aon */
- kTopEarlgreyAlertPeripheralAonTimerAon = 19, /**< aon_timer_aon */
- kTopEarlgreyAlertPeripheralSensorCtrlAon = 20, /**< sensor_ctrl_aon */
- kTopEarlgreyAlertPeripheralSramCtrlRetAon = 21, /**< sram_ctrl_ret_aon */
- kTopEarlgreyAlertPeripheralFlashCtrl = 22, /**< flash_ctrl */
- kTopEarlgreyAlertPeripheralAes = 23, /**< aes */
- kTopEarlgreyAlertPeripheralHmac = 24, /**< hmac */
- kTopEarlgreyAlertPeripheralKmac = 25, /**< kmac */
- kTopEarlgreyAlertPeripheralKeymgr = 26, /**< keymgr */
- kTopEarlgreyAlertPeripheralCsrng = 27, /**< csrng */
- kTopEarlgreyAlertPeripheralEntropySrc = 28, /**< entropy_src */
- kTopEarlgreyAlertPeripheralEdn0 = 29, /**< edn0 */
- kTopEarlgreyAlertPeripheralEdn1 = 30, /**< edn1 */
- kTopEarlgreyAlertPeripheralSramCtrlMain = 31, /**< sram_ctrl_main */
- kTopEarlgreyAlertPeripheralOtbn = 32, /**< otbn */
- kTopEarlgreyAlertPeripheralRomCtrl = 33, /**< rom_ctrl */
- kTopEarlgreyAlertPeripheralLast = 33, /**< \internal Final Alert peripheral */
+ kTopEarlgreyAlertPeripheralClkmgrAon = 15, /**< clkmgr_aon */
+ kTopEarlgreyAlertPeripheralSysrstCtrlAon = 16, /**< sysrst_ctrl_aon */
+ kTopEarlgreyAlertPeripheralAdcCtrlAon = 17, /**< adc_ctrl_aon */
+ kTopEarlgreyAlertPeripheralPwmAon = 18, /**< pwm_aon */
+ kTopEarlgreyAlertPeripheralPinmuxAon = 19, /**< pinmux_aon */
+ kTopEarlgreyAlertPeripheralAonTimerAon = 20, /**< aon_timer_aon */
+ kTopEarlgreyAlertPeripheralSensorCtrlAon = 21, /**< sensor_ctrl_aon */
+ kTopEarlgreyAlertPeripheralSramCtrlRetAon = 22, /**< sram_ctrl_ret_aon */
+ kTopEarlgreyAlertPeripheralFlashCtrl = 23, /**< flash_ctrl */
+ kTopEarlgreyAlertPeripheralAes = 24, /**< aes */
+ kTopEarlgreyAlertPeripheralHmac = 25, /**< hmac */
+ kTopEarlgreyAlertPeripheralKmac = 26, /**< kmac */
+ kTopEarlgreyAlertPeripheralKeymgr = 27, /**< keymgr */
+ kTopEarlgreyAlertPeripheralCsrng = 28, /**< csrng */
+ kTopEarlgreyAlertPeripheralEntropySrc = 29, /**< entropy_src */
+ kTopEarlgreyAlertPeripheralEdn0 = 30, /**< edn0 */
+ kTopEarlgreyAlertPeripheralEdn1 = 31, /**< edn1 */
+ kTopEarlgreyAlertPeripheralSramCtrlMain = 32, /**< sram_ctrl_main */
+ kTopEarlgreyAlertPeripheralOtbn = 33, /**< otbn */
+ kTopEarlgreyAlertPeripheralRomCtrl = 34, /**< rom_ctrl */
+ kTopEarlgreyAlertPeripheralLast = 34, /**< \internal Final Alert peripheral */
} top_earlgrey_alert_peripheral_t;
/**
@@ -1150,47 +1151,48 @@
kTopEarlgreyAlertIdLcCtrlFatalStateError = 15, /**< lc_ctrl_fatal_state_error */
kTopEarlgreyAlertIdLcCtrlFatalBusIntegError = 16, /**< lc_ctrl_fatal_bus_integ_error */
kTopEarlgreyAlertIdPwrmgrAonFatalFault = 17, /**< pwrmgr_aon_fatal_fault */
- kTopEarlgreyAlertIdSysrstCtrlAonFatalFault = 18, /**< sysrst_ctrl_aon_fatal_fault */
- kTopEarlgreyAlertIdAdcCtrlAonFatalFault = 19, /**< adc_ctrl_aon_fatal_fault */
- kTopEarlgreyAlertIdPwmAonFatalFault = 20, /**< pwm_aon_fatal_fault */
- kTopEarlgreyAlertIdPinmuxAonFatalFault = 21, /**< pinmux_aon_fatal_fault */
- kTopEarlgreyAlertIdAonTimerAonFatalFault = 22, /**< aon_timer_aon_fatal_fault */
- kTopEarlgreyAlertIdSensorCtrlAonRecovAs = 23, /**< sensor_ctrl_aon_recov_as */
- kTopEarlgreyAlertIdSensorCtrlAonRecovCg = 24, /**< sensor_ctrl_aon_recov_cg */
- kTopEarlgreyAlertIdSensorCtrlAonRecovGd = 25, /**< sensor_ctrl_aon_recov_gd */
- kTopEarlgreyAlertIdSensorCtrlAonRecovTsHi = 26, /**< sensor_ctrl_aon_recov_ts_hi */
- kTopEarlgreyAlertIdSensorCtrlAonRecovTsLo = 27, /**< sensor_ctrl_aon_recov_ts_lo */
- kTopEarlgreyAlertIdSensorCtrlAonRecovFla = 28, /**< sensor_ctrl_aon_recov_fla */
- kTopEarlgreyAlertIdSensorCtrlAonRecovOtp = 29, /**< sensor_ctrl_aon_recov_otp */
- kTopEarlgreyAlertIdSensorCtrlAonRecovOt0 = 30, /**< sensor_ctrl_aon_recov_ot0 */
- kTopEarlgreyAlertIdSensorCtrlAonRecovOt1 = 31, /**< sensor_ctrl_aon_recov_ot1 */
- kTopEarlgreyAlertIdSensorCtrlAonRecovOt2 = 32, /**< sensor_ctrl_aon_recov_ot2 */
- kTopEarlgreyAlertIdSensorCtrlAonRecovOt3 = 33, /**< sensor_ctrl_aon_recov_ot3 */
- kTopEarlgreyAlertIdSensorCtrlAonRecovOt4 = 34, /**< sensor_ctrl_aon_recov_ot4 */
- kTopEarlgreyAlertIdSensorCtrlAonRecovOt5 = 35, /**< sensor_ctrl_aon_recov_ot5 */
- kTopEarlgreyAlertIdSramCtrlRetAonFatalIntgError = 36, /**< sram_ctrl_ret_aon_fatal_intg_error */
- kTopEarlgreyAlertIdSramCtrlRetAonFatalParityError = 37, /**< sram_ctrl_ret_aon_fatal_parity_error */
- kTopEarlgreyAlertIdFlashCtrlRecovErr = 38, /**< flash_ctrl_recov_err */
- kTopEarlgreyAlertIdFlashCtrlRecovMpErr = 39, /**< flash_ctrl_recov_mp_err */
- kTopEarlgreyAlertIdFlashCtrlRecovEccErr = 40, /**< flash_ctrl_recov_ecc_err */
- kTopEarlgreyAlertIdFlashCtrlFatalIntgErr = 41, /**< flash_ctrl_fatal_intg_err */
- kTopEarlgreyAlertIdAesRecovCtrlUpdateErr = 42, /**< aes_recov_ctrl_update_err */
- kTopEarlgreyAlertIdAesFatalFault = 43, /**< aes_fatal_fault */
- kTopEarlgreyAlertIdHmacFatalFault = 44, /**< hmac_fatal_fault */
- kTopEarlgreyAlertIdKmacFatalFault = 45, /**< kmac_fatal_fault */
- kTopEarlgreyAlertIdKeymgrFatalFaultErr = 46, /**< keymgr_fatal_fault_err */
- kTopEarlgreyAlertIdKeymgrRecovOperationErr = 47, /**< keymgr_recov_operation_err */
- kTopEarlgreyAlertIdCsrngFatalAlert = 48, /**< csrng_fatal_alert */
- kTopEarlgreyAlertIdEntropySrcRecovAlert = 49, /**< entropy_src_recov_alert */
- kTopEarlgreyAlertIdEntropySrcFatalAlert = 50, /**< entropy_src_fatal_alert */
- kTopEarlgreyAlertIdEdn0FatalAlert = 51, /**< edn0_fatal_alert */
- kTopEarlgreyAlertIdEdn1FatalAlert = 52, /**< edn1_fatal_alert */
- kTopEarlgreyAlertIdSramCtrlMainFatalIntgError = 53, /**< sram_ctrl_main_fatal_intg_error */
- kTopEarlgreyAlertIdSramCtrlMainFatalParityError = 54, /**< sram_ctrl_main_fatal_parity_error */
- kTopEarlgreyAlertIdOtbnFatal = 55, /**< otbn_fatal */
- kTopEarlgreyAlertIdOtbnRecov = 56, /**< otbn_recov */
- kTopEarlgreyAlertIdRomCtrlFatal = 57, /**< rom_ctrl_fatal */
- kTopEarlgreyAlertIdLast = 57, /**< \internal The Last Valid Alert ID. */
+ kTopEarlgreyAlertIdClkmgrAonFatalFault = 18, /**< clkmgr_aon_fatal_fault */
+ kTopEarlgreyAlertIdSysrstCtrlAonFatalFault = 19, /**< sysrst_ctrl_aon_fatal_fault */
+ kTopEarlgreyAlertIdAdcCtrlAonFatalFault = 20, /**< adc_ctrl_aon_fatal_fault */
+ kTopEarlgreyAlertIdPwmAonFatalFault = 21, /**< pwm_aon_fatal_fault */
+ kTopEarlgreyAlertIdPinmuxAonFatalFault = 22, /**< pinmux_aon_fatal_fault */
+ kTopEarlgreyAlertIdAonTimerAonFatalFault = 23, /**< aon_timer_aon_fatal_fault */
+ kTopEarlgreyAlertIdSensorCtrlAonRecovAs = 24, /**< sensor_ctrl_aon_recov_as */
+ kTopEarlgreyAlertIdSensorCtrlAonRecovCg = 25, /**< sensor_ctrl_aon_recov_cg */
+ kTopEarlgreyAlertIdSensorCtrlAonRecovGd = 26, /**< sensor_ctrl_aon_recov_gd */
+ kTopEarlgreyAlertIdSensorCtrlAonRecovTsHi = 27, /**< sensor_ctrl_aon_recov_ts_hi */
+ kTopEarlgreyAlertIdSensorCtrlAonRecovTsLo = 28, /**< sensor_ctrl_aon_recov_ts_lo */
+ kTopEarlgreyAlertIdSensorCtrlAonRecovFla = 29, /**< sensor_ctrl_aon_recov_fla */
+ kTopEarlgreyAlertIdSensorCtrlAonRecovOtp = 30, /**< sensor_ctrl_aon_recov_otp */
+ kTopEarlgreyAlertIdSensorCtrlAonRecovOt0 = 31, /**< sensor_ctrl_aon_recov_ot0 */
+ kTopEarlgreyAlertIdSensorCtrlAonRecovOt1 = 32, /**< sensor_ctrl_aon_recov_ot1 */
+ kTopEarlgreyAlertIdSensorCtrlAonRecovOt2 = 33, /**< sensor_ctrl_aon_recov_ot2 */
+ kTopEarlgreyAlertIdSensorCtrlAonRecovOt3 = 34, /**< sensor_ctrl_aon_recov_ot3 */
+ kTopEarlgreyAlertIdSensorCtrlAonRecovOt4 = 35, /**< sensor_ctrl_aon_recov_ot4 */
+ kTopEarlgreyAlertIdSensorCtrlAonRecovOt5 = 36, /**< sensor_ctrl_aon_recov_ot5 */
+ kTopEarlgreyAlertIdSramCtrlRetAonFatalIntgError = 37, /**< sram_ctrl_ret_aon_fatal_intg_error */
+ kTopEarlgreyAlertIdSramCtrlRetAonFatalParityError = 38, /**< sram_ctrl_ret_aon_fatal_parity_error */
+ kTopEarlgreyAlertIdFlashCtrlRecovErr = 39, /**< flash_ctrl_recov_err */
+ kTopEarlgreyAlertIdFlashCtrlRecovMpErr = 40, /**< flash_ctrl_recov_mp_err */
+ kTopEarlgreyAlertIdFlashCtrlRecovEccErr = 41, /**< flash_ctrl_recov_ecc_err */
+ kTopEarlgreyAlertIdFlashCtrlFatalIntgErr = 42, /**< flash_ctrl_fatal_intg_err */
+ kTopEarlgreyAlertIdAesRecovCtrlUpdateErr = 43, /**< aes_recov_ctrl_update_err */
+ kTopEarlgreyAlertIdAesFatalFault = 44, /**< aes_fatal_fault */
+ kTopEarlgreyAlertIdHmacFatalFault = 45, /**< hmac_fatal_fault */
+ kTopEarlgreyAlertIdKmacFatalFault = 46, /**< kmac_fatal_fault */
+ kTopEarlgreyAlertIdKeymgrFatalFaultErr = 47, /**< keymgr_fatal_fault_err */
+ kTopEarlgreyAlertIdKeymgrRecovOperationErr = 48, /**< keymgr_recov_operation_err */
+ kTopEarlgreyAlertIdCsrngFatalAlert = 49, /**< csrng_fatal_alert */
+ kTopEarlgreyAlertIdEntropySrcRecovAlert = 50, /**< entropy_src_recov_alert */
+ kTopEarlgreyAlertIdEntropySrcFatalAlert = 51, /**< entropy_src_fatal_alert */
+ kTopEarlgreyAlertIdEdn0FatalAlert = 52, /**< edn0_fatal_alert */
+ kTopEarlgreyAlertIdEdn1FatalAlert = 53, /**< edn1_fatal_alert */
+ kTopEarlgreyAlertIdSramCtrlMainFatalIntgError = 54, /**< sram_ctrl_main_fatal_intg_error */
+ kTopEarlgreyAlertIdSramCtrlMainFatalParityError = 55, /**< sram_ctrl_main_fatal_parity_error */
+ kTopEarlgreyAlertIdOtbnFatal = 56, /**< otbn_fatal */
+ kTopEarlgreyAlertIdOtbnRecov = 57, /**< otbn_recov */
+ kTopEarlgreyAlertIdRomCtrlFatal = 58, /**< rom_ctrl_fatal */
+ kTopEarlgreyAlertIdLast = 58, /**< \internal The Last Valid Alert ID. */
} top_earlgrey_alert_id_t;
/**
@@ -1200,7 +1202,7 @@
* `top_earlgrey_alert_peripheral_t`.
*/
extern const top_earlgrey_alert_peripheral_t
- top_earlgrey_alert_for_peripheral[58];
+ top_earlgrey_alert_for_peripheral[59];
#define PINMUX_MIO_PERIPH_INSEL_IDX_OFFSET 2