For detailed information on LC_CTRL design features, please see the [LC_CTRL HWIP technical specification]({{< relref “..” >}}).
LC_CTRL testbench has been constructed based on the [CIP testbench architecture]({{< relref “hw/dv/sv/cip_lib/doc” >}}).
Top level testbench is located at hw/ip/lc_ctrl/dv/tb/tb.sv
. It instantiates the LC_CTRL DUT module hw/ip/lc_ctrl/rtl/lc_ctrl.sv
. In addition, it instantiates the following interfaces, connects them to the DUT and sets their handle into uvm_config_db
:
pins_if
]({{< relref “hw/dv/sv/common_ifs” >}}))alert_esc_if
]({{< relref “hw/dv/sv/alert_esc_agent/doc” >}}))pins_if
]({{< relref “hw/dv/sv/common_ifs” >}}))The following utilities provide generic helper tasks and functions to perform activities that are common across the project:
[list compile time configurations, if any and what are they used for]
All common types and methods defined at the package level can be found in lc_ctrl_env_pkg
.
LC_CTRL testbench instantiates (already handled in CIP base env) [tl_agent]({{< relref “hw/dv/sv/tl_agent/doc” >}}) which provides the ability to drive and independently monitor random traffic via TL host interface into LC_CTRL device.
[jtag_riscv_agent]({{< relref “hw/dv/sv/jtag_riscv_agent/doc” >}}) is used to read and write LC_CTRL registers via the JTAG interface. It contains an embedded instance of [jtag_agent] {{< relref “hw/dv/sv/jtag_agent/doc” >}} which uses the jtag_if interface in the testbench.
[push_pull_agent]({{< relref “hw/dv/sv/push_pull_agent/doc” >}}) is used to emulate the Token and OTP programming interfaces.
The LC_CTRL RAL model is created with the [ralgen
]({{< relref “hw/dv/tools/ralgen/doc” >}}) FuseSoC generator script automatically when the simulation is at the build stage.
It can be created manually by invoking [regtool
]({{< relref “util/reggen/doc” >}}):
All test sequences reside in hw/ip/lc_ctrl/dv/env/seq_lib
. The lc_ctrl_base_vseq
virtual sequence is extended from cip_base_vseq
and serves as a starting point. All test sequences are extended from lc_ctrl_base_vseq
. It provides commonly used handles, variables, functions and tasks that the test sequences can simple use / call.
To ensure high quality constrained random stimulus, it is necessary to develop a functional coverage model. The following covergroups have been developed to prove that the test intent has been adequately met:
The lc_ctrl_scoreboard
is primarily used for end to end checking. It creates the following analysis exports to retrieve the data monitored by corresponding interface agents:
tb/lc_ctrl_bind.sv
binds the tlul_assert
[assertions]({{< relref “hw/ip/tlul/doc/TlulProtocolChecker.md” >}}) to the IP to ensure TileLink interface protocol compliance.We are using our in-house developed [regression tool]({{< relref “hw/dv/tools/doc” >}}) for building and running our tests and regressions. Please take a look at the link for detailed information on the usage, capabilities, features and known issues. Here's how to run a smoke test:
$ $REPO_TOP/util/dvsim/dvsim.py $REPO_TOP/hw/ip/lc_ctrl/dv/lc_ctrl_sim_cfg.hjson -i lc_ctrl_smoke
{{< incGenFromIpDesc “../../data/lc_ctrl_testplan.hjson” “testplan” >}}