)]}'
{
  "id": "97016d39344debe800c67b551e95379c4706b1e3",
  "entries": [
    {
      "mode": 33188,
      "type": "blob",
      "id": "cfffe770d4cd3c2d4ab2d86d80ba741dc5f92e5f",
      "name": "_index.md"
    },
    {
      "mode": 33188,
      "type": "blob",
      "id": "67f7612e5fd090998a2996b339f83e7187755e1c",
      "name": "design.md"
    },
    {
      "mode": 33188,
      "type": "blob",
      "id": "cf5920378c7792b7b7852ae8b01f19f5cf92f992",
      "name": "directory_structure.md"
    },
    {
      "mode": 33188,
      "type": "blob",
      "id": "e5d3fe1253e0a9b171616c40b0ab2118b3c4fd38",
      "name": "documentation.md"
    },
    {
      "mode": 16384,
      "type": "tree",
      "id": "906100600065eaf7b850d1d1554d996596fa02d7",
      "name": "dv_methodology"
    },
    {
      "mode": 33188,
      "type": "blob",
      "id": "e299213a44386d58469a48255ab4ac114ec6e68c",
      "name": "fpga_boards.md"
    },
    {
      "mode": 33188,
      "type": "blob",
      "id": "088ac43debbfa3ac8bca7cfc0c08af5e92f5b4a7",
      "name": "github_notes.md"
    },
    {
      "mode": 33188,
      "type": "blob",
      "id": "ea214378772f5eb1dbcac61b2e9ef1682ea861ce",
      "name": "hw_design.md"
    },
    {
      "mode": 33188,
      "type": "blob",
      "id": "6d770ccc4b58c849a4f7dca7fdbb992d470a7289",
      "name": "otbn_sw.md"
    },
    {
      "mode": 33188,
      "type": "blob",
      "id": "c8c5acd624ee6204a108363ab77b653e29c1c211",
      "name": "rust_for_c.md"
    },
    {
      "mode": 16384,
      "type": "tree",
      "id": "ea0341ce1abb126a02c8b62249709f5b830f6dd4",
      "name": "sec_cm_dv_framework"
    },
    {
      "mode": 33188,
      "type": "blob",
      "id": "5d7b1e3f9823f4d6d2f4d5669a0ba126533971b6",
      "name": "system_list.md"
    },
    {
      "mode": 33188,
      "type": "blob",
      "id": "8e332155621a729c9f499cbab3ef4508f38aaf06",
      "name": "vendor_hw.md"
    }
  ]
}
